Electrical and Thermal Co-Design for High-Power FPGA Packages

被引:4
作者
Shi, Hong [1 ]
Tan, Siow Chek [1 ]
Ahn, Jae-Gyung [1 ]
Refai-Ahmed, Gamal [1 ]
Ramalingam, Suresh [1 ]
机构
[1] Xilinx Inc, San Jose, CA 95124 USA
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2018年 / 8卷 / 04期
关键词
Ball grid array (BGA); capacitor; dc current; electromigration (EM); field-programmable gate array (FPGA) packages; high current; high power; power distribution networks (PDNs); supply noise suppression; thermal; time-dependent dielectric breakdown (TDDB);
D O I
10.1109/TCPMT.2017.2789285
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes a systematic approach to design field-programmable gate array (FPGA) package for high-power applications. As the power consumption is up to multi-hundred watts, not only the heat dissipation becomes a challenge, but the temperature-induced reliability concerns also mount up in the high current and noise-sensitive packages. Two most profound phenomena are substrate electromigration (EM) and package decoupling capacitor time-dependent dielectric breakdown (TDDB). The impact of EM is on maximum current-carrying capability, and impact of TDDB is on voltage noise suppression capability. However, we find both traditional static way of EM calculation and the legacy design considerations are oversimplified and insufficient for high-power products. In this paper, we report an enhanced methodology to derive substrate EM failure rate from composite current and temperature distributions. Moreover, we incorporate capacitor TDDB into the design flow to optimize capacitor lifetime for effective voltage noise suppression. In the end, we apply the electrical and thermal code-sign to a 16-nm, 200-A, high-power FPGA meeting all current and dynamic noise specifications.
引用
收藏
页码:511 / 518
页数:8
相关论文
共 5 条
  • [1] Bazaz R, 2013, 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), P22, DOI 10.1109/ECTC.2013.6575545
  • [2] Kao C.T., 2016, PROC IEEE VLSI, P1
  • [3] Lee YJ, 2009, DES AUT TEST EUROPE, P610
  • [4] Application of Machine Learning for Optimization of 3-D Integrated Circuits and Systems
    Park, Sung Joo
    Bae, Bumhee
    Kim, Joungho
    Swaminathan, Madhavan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (06) : 1856 - 1865
  • [5] Electronic PCB and Package Thermal Stress Analysis
    Refai-Ahmed, G.
    Shi, H.
    Bhartiya, Y.
    Pawlak, T.
    Keshavamurthy, M.
    Boots, B.
    Shah, S.
    Ostergaard, D.
    Pytel, S. G.
    [J]. 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1402 - 1408