Frequency compensation of two stage CMOS circuit using negative capacitance and flipped voltage follower

被引:9
|
作者
Bansal, Urvashi [1 ]
Gupta, Maneesha [1 ]
Singh, Urvashi [1 ]
机构
[1] Netaji Subhash Inst Technol, ECE Dept, New Delhi 110078, India
关键词
Analog signal processing; CMOS; Multistage amplifier; Passive compensation; Negative capacitance; Flipped voltage follower; CASCODE AMPLIFIER; FEEDBACK COMPENSATION; MULTISTAGE AMPLIFIERS; IMPROVED PERFORMANCE; 3-STAGE AMPLIFIERS; NULLING RESISTOR; SPEED; OTAS;
D O I
10.1007/s10470-016-0857-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new and compact two stage CMOS structure with enhanced gain-bandwidth product (GBW) and high slew rate. The frequency compensation technique employed here comprises of a negative capacitance cell and a flipped voltage follower (FVF). The use of negative capacitance lowers the parasitic capacitance of preceding stage and thereby achieves significant improvement in GBW. The FVF acts as a voltage buffer and exploits pole-zero cancellation technique. The required compensation capacitor is very small so it can save chip area. The workability of the proposed circuit has been verified by using Mentor Graphics Eldo simulation tool with TSMC CMOS 0.18 A mu m process parameters. The simulated results show a GBW of 1.2 GHz and average slew rate of 88 V/A mu s with a power consumption of 6.3 mW.
引用
收藏
页码:175 / 188
页数:14
相关论文
共 50 条
  • [31] Compensation of Frequency Dependent Parasitic Resistance in a CMOS Linvill Negative Inductor
    Kshatri, Varun S.
    Covington, John M. C., III
    Weldon, Thomas P.
    Adams, Ryan S.
    IEEE SOUTHEASTCON 2014, 2014,
  • [32] Frequency Compensation Network for Three-Stage CMOS Operational Amplifier
    Zanjani, Masoud Soltani
    Biabanifard, Ali
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (08)
  • [33] A New Class-AB Flipped Voltage Follower Using a Common-gate Auxiliary Amplifier
    Centurelli, Francesco
    Monsurro, Pietro
    Ruscio, Danilo
    Trifiletti, Alessandro
    PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2016), 2016, : 143 - 146
  • [34] A Nested Miller Compensation with a large feed-forward transconductor for capacitor-less flipped voltage follower low dropout regulator
    Manikandan, P.
    Bindu, B.
    MICROELECTRONICS JOURNAL, 2022, 129
  • [35] Double Differential Blocks Based Frequency Compensation: A Four-Stage CMOS Amplifier
    Sanaei, Ali Mohammad
    Biabanifard, Ali
    Khadem, Mohammad Saeed
    Aghaee, Toktam
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (15)
  • [36] Two-Stage Band-Selectable CMOS Power Amplifiers Using Inter-Stage Frequency Tuning
    Hong, JeeYoung
    Imanishi, Daisuke
    Okada, Kenichi
    Matsuzawa, Akira
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (02): : 290 - 296
  • [37] Class-AB Flipped Voltage Follower Cell with High Current Driving Capability and Low Output Resistance for High Frequency Applications
    Caffey Jindal
    Rishikesh Pandey
    Wireless Personal Communications, 2021, 118 : 773 - 787
  • [38] A high output resistance, wide bandwidth, and low input resistance current mirror using flipped voltage follower cell
    Jindal, Caffey
    Pandey, Rishikesh
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) : 3286 - 3301
  • [39] Class-AB Flipped Voltage Follower Cell with High Current Driving Capability and Low Output Resistance for High Frequency Applications
    Jindal, Caffey
    Pandey, Rishikesh
    WIRELESS PERSONAL COMMUNICATIONS, 2021, 118 (01) : 773 - 787
  • [40] Designing a Multipath Fully Differential Operational Transconductance Amplifier (OTA) with Dual Flipped Voltage Follower in 50nm and 75nm CMOS Technologies using Cadence Tool
    Pavithra, G.
    Joshi, Shubhangi Milind
    Sandeep, K., V
    Salimath, Kavana
    Sree, Sindhu M.
    Manjunath, T. C.
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 11 - 15