Frequency compensation of two stage CMOS circuit using negative capacitance and flipped voltage follower

被引:9
|
作者
Bansal, Urvashi [1 ]
Gupta, Maneesha [1 ]
Singh, Urvashi [1 ]
机构
[1] Netaji Subhash Inst Technol, ECE Dept, New Delhi 110078, India
关键词
Analog signal processing; CMOS; Multistage amplifier; Passive compensation; Negative capacitance; Flipped voltage follower; CASCODE AMPLIFIER; FEEDBACK COMPENSATION; MULTISTAGE AMPLIFIERS; IMPROVED PERFORMANCE; 3-STAGE AMPLIFIERS; NULLING RESISTOR; SPEED; OTAS;
D O I
10.1007/s10470-016-0857-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new and compact two stage CMOS structure with enhanced gain-bandwidth product (GBW) and high slew rate. The frequency compensation technique employed here comprises of a negative capacitance cell and a flipped voltage follower (FVF). The use of negative capacitance lowers the parasitic capacitance of preceding stage and thereby achieves significant improvement in GBW. The FVF acts as a voltage buffer and exploits pole-zero cancellation technique. The required compensation capacitor is very small so it can save chip area. The workability of the proposed circuit has been verified by using Mentor Graphics Eldo simulation tool with TSMC CMOS 0.18 A mu m process parameters. The simulated results show a GBW of 1.2 GHz and average slew rate of 88 V/A mu s with a power consumption of 6.3 mW.
引用
收藏
页码:175 / 188
页数:14
相关论文
共 50 条
  • [21] Experimental observation of voltage amplification using negative capacitance for sub-60mV/decade CMOS devices
    Jo, Jaesung
    Shin, Changhwan
    CURRENT APPLIED PHYSICS, 2015, 15 (03) : 352 - 355
  • [22] A four quadrant high-speed CMOS analog multiplier based on the flipped voltage follower cell
    Diaz-Sanchez, Alejandro
    Carlos Mateus-Ardila, Juan
    Zamora-Mejia, Gregorio
    Diaz-Armendariz, Alejandra
    Miguel Rocha-Perez, Jose
    Armando Moreno-Coria, Luis
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 130
  • [23] Dual-summed flipped voltage follower LDO regulator with active feed-forward compensation
    Manikandan, P.
    Bindu, B.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 123
  • [24] 0.8V High Performance OTA Using Flipped Voltage Follower
    Kumar, Ahlad
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2013, 8 (01): : 1 - 17
  • [25] High Performance CMOS Current Mirror Using Class-AB Level Shifted Bulk Driven Flipped Voltage Follower Cell
    Caffey
    Pandey, Rishikesh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (08)
  • [26] An improved frequency compensation for three-stage CMOS amplifier
    Bahadoran, Ghavam
    Reza-Alikhani, Hamidreza
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2022, 35 (02)
  • [27] Application of Improved PSO for Optimal Design of CMOS Two-stage Op-amp using Nulling Resistor Compensation Circuit
    De, Bishnu Prasad
    Maji, K. B.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 110 - 115
  • [28] Two stage class AB-AB amplifier using FGMOS for low voltage operation and SSF for frequency compensation
    Bansal, Urvashi
    Gupta, Maneesha
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 73 : 59 - 67
  • [29] CMOS Negative Impedance Converter Circuit with the Elimination of Parasitic Gate-Source Capacitance
    Durukan, Sami
    Palamutcuogullari, Osman
    Yilmaz, A. Egemen
    PROCEEDINGS OF THE 2022 21ST MEDITERRANEAN MICROWAVE SYMPOSIUM (MMS 2022), 2022, : 234 - 238
  • [30] Impedance-mode capacitance multiplier with OTA-based Flipped Voltage Follower for high accuracy and large multiplication factor
    Padilla-Cantoya, Ivan
    Gurrola-Navarro, Marco A.
    Bonilla-Barragan, Carlos A.
    Molinar-Solis, Jesus E.
    Rizo-Dominguez, Luis
    Medina-Vazquez, Agustin S.
    IEICE ELECTRONICS EXPRESS, 2022, 19 (19):