Frequency compensation of two stage CMOS circuit using negative capacitance and flipped voltage follower

被引:9
作者
Bansal, Urvashi [1 ]
Gupta, Maneesha [1 ]
Singh, Urvashi [1 ]
机构
[1] Netaji Subhash Inst Technol, ECE Dept, New Delhi 110078, India
关键词
Analog signal processing; CMOS; Multistage amplifier; Passive compensation; Negative capacitance; Flipped voltage follower; CASCODE AMPLIFIER; FEEDBACK COMPENSATION; MULTISTAGE AMPLIFIERS; IMPROVED PERFORMANCE; 3-STAGE AMPLIFIERS; NULLING RESISTOR; SPEED; OTAS;
D O I
10.1007/s10470-016-0857-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new and compact two stage CMOS structure with enhanced gain-bandwidth product (GBW) and high slew rate. The frequency compensation technique employed here comprises of a negative capacitance cell and a flipped voltage follower (FVF). The use of negative capacitance lowers the parasitic capacitance of preceding stage and thereby achieves significant improvement in GBW. The FVF acts as a voltage buffer and exploits pole-zero cancellation technique. The required compensation capacitor is very small so it can save chip area. The workability of the proposed circuit has been verified by using Mentor Graphics Eldo simulation tool with TSMC CMOS 0.18 A mu m process parameters. The simulated results show a GBW of 1.2 GHz and average slew rate of 88 V/A mu s with a power consumption of 6.3 mW.
引用
收藏
页码:175 / 188
页数:14
相关论文
共 28 条
[21]   NEGATIVE CAPACITANCE BUS TERMINATOR FOR IMPROVING THE SWITCHING SPEED OF A MICROCOMPUTER DATABUS [J].
SHOJI, M ;
ROLFE, RM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (04) :828-832
[22]   A new wideband regulated cascode amplifier with improved performance and its application [J].
Singh, Urvashi ;
Gupta, Maneesha ;
Srivastava, Richa .
MICROELECTRONICS JOURNAL, 2015, 46 (08) :758-776
[23]   High frequency flipped voltage follower with improved performance and its application [J].
Singh, Urvashi ;
Gupta, Maneesha .
MICROELECTRONICS JOURNAL, 2013, 44 (12) :1175-1192
[24]  
SMARANDOIU G, 1978, IEEE J SOLID-ST CIRC, V13, P504, DOI 10.1109/JSSC.1978.1051085
[25]   AC-Boosting Frequency Compensation with Double Pole-Zero Cancellation for Multistage Amplifiers [J].
Tan, M. T. ;
Chan, P. K. ;
Lam, C. K. ;
Ng, C. W. .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2010, 29 (05) :941-951
[26]   A Cascode Miller-Compensated Three-Stage Amplifier With Local Impedance Attenuation for Optimized Complex-Pole Control [J].
Tan, Min ;
Ki, Wing-Hung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (02) :440-449
[27]   INTEGRATED NMOS OPERATIONAL-AMPLIFIER WITH INTERNAL COMPENSATION [J].
TSIVIDIS, YP ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (06) :748-753
[28]   Nested-Current-Mirror Rail-to-Rail-Output Single-Stage Amplifier With Enhancements of DC Gain, GBW and Slew Rate [J].
Yan, Zushu ;
Mak, Pui-In ;
Law, Man-Kay ;
Martins, Rui P. ;
Maloberti, Franco .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (10) :2353-2366