Frequency compensation of two stage CMOS circuit using negative capacitance and flipped voltage follower

被引:9
作者
Bansal, Urvashi [1 ]
Gupta, Maneesha [1 ]
Singh, Urvashi [1 ]
机构
[1] Netaji Subhash Inst Technol, ECE Dept, New Delhi 110078, India
关键词
Analog signal processing; CMOS; Multistage amplifier; Passive compensation; Negative capacitance; Flipped voltage follower; CASCODE AMPLIFIER; FEEDBACK COMPENSATION; MULTISTAGE AMPLIFIERS; IMPROVED PERFORMANCE; 3-STAGE AMPLIFIERS; NULLING RESISTOR; SPEED; OTAS;
D O I
10.1007/s10470-016-0857-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new and compact two stage CMOS structure with enhanced gain-bandwidth product (GBW) and high slew rate. The frequency compensation technique employed here comprises of a negative capacitance cell and a flipped voltage follower (FVF). The use of negative capacitance lowers the parasitic capacitance of preceding stage and thereby achieves significant improvement in GBW. The FVF acts as a voltage buffer and exploits pole-zero cancellation technique. The required compensation capacitor is very small so it can save chip area. The workability of the proposed circuit has been verified by using Mentor Graphics Eldo simulation tool with TSMC CMOS 0.18 A mu m process parameters. The simulated results show a GBW of 1.2 GHz and average slew rate of 88 V/A mu s with a power consumption of 6.3 mW.
引用
收藏
页码:175 / 188
页数:14
相关论文
共 28 条
[1]   A new modeling and optimization of gain-boosted cascode amplifier for high-speed and low-voltage applications [J].
Ahmadi, MM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (03) :169-173
[2]   Hybrid cascocle feedforward compensation for nand-scale low-power ultra-area-efficient three-stage amplifiers [J].
Aminzadeh, Hamed ;
Danaie, Mohammad ;
Serdijn, Wouter A. .
MICROELECTRONICS JOURNAL, 2013, 44 (12) :1201-1207
[3]   The Recycling Folded Cascode: A General Enhancement of the Folded Cascode Amplifier [J].
Assaad, Rida S. ;
Silva-Martinez, Jose .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) :2535-2542
[4]   High performance reversed nested Miller frequency compensation [J].
Biabanifard, Sadegh ;
Largani, S. Mehdi ;
Akbari, Meysam ;
Asadi, Shahrooz ;
Yagoub, Mustapha C. E. .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (01) :223-233
[5]   Single Miller capacitor frequency compensation with nulling resistor for three-stage amplifiers [J].
Cannizzaro, S. O. ;
Grasso, A. D. ;
Palumbo, G. ;
Pennisi, S. .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2008, 36 (07) :825-837
[6]  
Comer D. J, 2006, 13 IEEE INT C EL CIR
[7]   Improved single-miller passive compensation network for three-stage CMOS OTAs [J].
Di Cataldo, Giuseppe ;
Grasso, Alfio Dario ;
Palumbo, Gaetano ;
Pennisi, Salvatore .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (03) :417-427
[8]   Gain-Enhanced Distributed Amplifier Using Negative Capacitance [J].
Ghadiri, Aliakbar ;
Moez, Kambiz .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (11) :2834-2843
[9]   High-Performance Four-Stage CMOS OTA Suitable for Large Capacitive Loads [J].
Grasso, Alfio Dario ;
Palumbo, Gaetano ;
Pennisi, Salvatore .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) :2476-2484
[10]   Comparison of the Frequency Compensation Techniques for CMOS Two-Stage Miller OTAs [J].
Grasso, Alfio Dario ;
Palumbo, Gaetano ;
Pennisi, Salvatore .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (11) :1099-1103