A Simulation Study of Thickness Effect in Performance of Double Lateral Gate Junctionless Transistors

被引:0
|
作者
Larki, Farhad [1 ]
Dehzangi, Arash [1 ]
Hamidon, M. N. [2 ]
Ali, Sawal Hamid Md [1 ]
Jalar, Azman [1 ]
Islam, Md. Shabiul [1 ]
机构
[1] Univ Kebangsaan Malaysia, Inst Microengn & Nanoelect IMEN, Bangi 43600, Selangor, Malaysia
[2] Univ Putra Malaysia, Inst Adv Technol, Funct Devices Lav, Serdang 43400, Malaysia
来源
2013 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM 2013) | 2013年
关键词
Junctionless transistor; lateral gate; thickness effect; TCAD simulation; SILICON;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The electrical behaviour of double lateral gate junctionless transistors, regarding to the variation of channel thickness is investigated, through 3-D numerical simulations. The simulation results explicitly show that how the device thickness affect the on and off current and threshold voltage behavior based on variation of the carriers density and recombination rates of the carriers. As the channel thickness is decreased, the amount of bulk neutral channel getting smaller which cause a decrease in the on state current. Meanwhile, the lateral gate influence on the channel is reinforced, which cause a decrease in leakage current in the off state. Threshold voltage is decreased as the channel thickness decreases. However, the recombination rate of carriers increases with decreasing the channel thickness, due to the accumulation of minority carries and shifted to the source side of the channel.
引用
收藏
页码:89 / 92
页数:4
相关论文
共 50 条
  • [41] A novel double-gate trench SOI LDMOS with double-dielectric material by TCAD simulation study
    Guo, Jinjun
    Dai, Hongli
    Wang, Luoxin
    Xue, Yuming
    Lyu, Haitao
    Niu, Wenze
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2024, 39 (06)
  • [42] Simulation Study of Vertically Stacked Lateral Si Nanowires Transistors for 5-nm CMOS Applications
    Al-Ameri, Talib
    Georgiev, Vihar P.
    Adamu-Lema, Fikru
    Asenov, Asen
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (06): : 466 - 472
  • [43] Performance optimisation of junctionless FET in nano regime using segmented channel - A 3D numerical simulation study
    Scarlet, S. Priscilla
    Prasannanjaneyulu, B.
    Srinivasan, R.
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 111 : 1233 - 1243
  • [44] GaN-Based Junctionless Field-Effect Transistor with Hetero-Gate Dielectric for Enhancement of Direct Current and Radio Frequency Performance
    Yoon, Young Jun
    Seo, Jae Hwa
    Lee, Jung-Hee
    Kang, In Man
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (10) : 1114 - 1118
  • [45] Low-Subthreshold-Slope Asymmetric Double-Gate GaAs-on-Insulator Field-Effect-Transistors on Si
    Kim, SangHyeon
    Geum, Dae-Myeong
    Kim, Seong Kwang
    Kim, Hyung-Jun
    Song, Jin Dong
    Choi, Won Jun
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (10) : 1261 - 1263
  • [46] Discrete Dopant Effects on Threshold Voltage Variation in Double-Gate and Gate-All-Around Metal-Oxide-Semiconductor Field-Effect-Transistors
    Mori, Nobuya
    Kamakura, Yoshinari
    Mil'nikov, Genaddy
    Minari, Hideki
    TECHNOLOGY EVOLUTION FOR SILICON NANO-ELECTRONICS, 2011, 470 : 218 - 223
  • [47] Comparative performance evaluation of lateral and vertical GaN high-voltage power field-effect transistors
    Guo, Zhibo
    Hitchcock, Collin
    Chow, Tat-Sing Paul
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2019, 58 (SC)
  • [48] Impact of Body-Thickness-Dependent Band Structure on Scaling of Double-Gate MOSFETs: A DFT/NEGF Study
    Martinez, Antonio
    Kalna, Karol
    Sushko, Peter V.
    Shluger, Alex L.
    Barker, John R.
    Asenov, Asen
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2009, 8 (02) : 159 - 166
  • [49] The Impacts of Contact Etch Stop Layer Thickness and Gate Height on Channel Stress in Strained N-Metal Oxide Semiconductor Field Effect Transistors
    Lin, K. C.
    Twu, M. J.
    Deng, R. H.
    Liu, C. H.
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2015, 15 (04) : 2673 - 2679
  • [50] A Comparative Study of GaP/SiGe Hetero Junction Double Gate Tunnel Field Effect Transistor
    Yadav, Dharmendra Singh
    Sharma, Dheeraj
    Tirkey, Sukeshni
    Soni, Deepak
    Sharma, Deepak G.
    Bajpai, Shriya
    Sharma, Neeraj
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 195 - 199