A Simulation Study of Thickness Effect in Performance of Double Lateral Gate Junctionless Transistors

被引:0
|
作者
Larki, Farhad [1 ]
Dehzangi, Arash [1 ]
Hamidon, M. N. [2 ]
Ali, Sawal Hamid Md [1 ]
Jalar, Azman [1 ]
Islam, Md. Shabiul [1 ]
机构
[1] Univ Kebangsaan Malaysia, Inst Microengn & Nanoelect IMEN, Bangi 43600, Selangor, Malaysia
[2] Univ Putra Malaysia, Inst Adv Technol, Funct Devices Lav, Serdang 43400, Malaysia
来源
2013 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM 2013) | 2013年
关键词
Junctionless transistor; lateral gate; thickness effect; TCAD simulation; SILICON;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The electrical behaviour of double lateral gate junctionless transistors, regarding to the variation of channel thickness is investigated, through 3-D numerical simulations. The simulation results explicitly show that how the device thickness affect the on and off current and threshold voltage behavior based on variation of the carriers density and recombination rates of the carriers. As the channel thickness is decreased, the amount of bulk neutral channel getting smaller which cause a decrease in the on state current. Meanwhile, the lateral gate influence on the channel is reinforced, which cause a decrease in leakage current in the off state. Threshold voltage is decreased as the channel thickness decreases. However, the recombination rate of carriers increases with decreasing the channel thickness, due to the accumulation of minority carries and shifted to the source side of the channel.
引用
收藏
页码:89 / 92
页数:4
相关论文
共 50 条
  • [1] Effect of Channel Width Variation on Electrical Characteristics of Double Lateral Gate Junctionless Transistors; A Numerical Study
    Larki, Farhad
    Dehzangi, Arash
    Islam, Md. Shabiul
    Ali, Sawal Hamid Md
    Abedini, Alam
    Majlis, BurhanuddinYeop
    SILICON, 2018, 10 (04) : 1305 - 1314
  • [2] Effect of Channel Width Variation on Electrical Characteristics of Double Lateral Gate Junctionless Transistors; A Numerical Study
    Farhad Larki
    Arash Dehzangi
    Md. Shabiul Islam
    Sawal Hamid Md Ali
    Alam Abedini
    BurhanuddinYeop Majlis
    Silicon, 2018, 10 : 1305 - 1314
  • [3] Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric
    Jiang, Chunsheng
    Liang, Renrong
    Wang, Jing
    Xu, Jun
    SOLID-STATE ELECTRONICS, 2016, 126 : 130 - 135
  • [4] An Analytical Universal Model for Symmetric Double Gate Junctionless Transistors
    Bora, N.
    Das, P.
    Subadar, R.
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2016, 8 (02)
  • [5] Extraction of mobility and Degradation coefficients in double gate junctionless transistors
    Bhuvaneshwari, Y. V.
    Kranti, Abhinav
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2017, 32 (12)
  • [6] Simulation of junctionless Si nanowire transistors with 3 nm gate length
    Ansari, Lida
    Feldman, Baruch
    Fagas, Giorgos
    Colinge, Jean-Pierre
    Greer, James C.
    APPLIED PHYSICS LETTERS, 2010, 97 (06)
  • [7] Simulation Study of the Double-Gate Tunnel Field-Effect Transistor with Step Channel Thickness
    Zhang, Maolin
    Guo, Yufeng
    Zhang, Jun
    Yao, Jiafei
    Chen, Jing
    NANOSCALE RESEARCH LETTERS, 2020, 15 (01):
  • [8] Effects of Hafnium Oxide on Short Channel Effects and DC Analysis for Double Gate Junctionless Transistors
    Phulawariya, Hitesh Kumar
    Baidya, Achinta
    Maity, Reshmi
    Maity, Niladri Pratap
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2022, 23 (04) : 430 - 440
  • [9] Simulation Study of the Double-Gate Tunnel Field-Effect Transistor with Step Channel Thickness
    Maolin Zhang
    Yufeng Guo
    Jun Zhang
    Jiafei Yao
    Jing Chen
    Nanoscale Research Letters, 15
  • [10] Effects of Hafnium Oxide on Short Channel Effects and DC Analysis for Double Gate Junctionless Transistors
    Hitesh Kumar Phulawariya
    Achinta Baidya
    Reshmi Maity
    Niladri Pratap Maity
    Transactions on Electrical and Electronic Materials, 2022, 23 : 430 - 440