A pipelined hardware architecture for motion estimation of H.264/AVC

被引:0
|
作者
Lee, SJ [1 ]
Kim, CG [1 ]
Kim, SD [1 ]
机构
[1] Yonsei Univ, Dept Comp Sci, Seoul 120749, South Korea
关键词
motion estimation; variable block size; full search; array architecture; H.264/AVC; and video coding;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The variable block size motion estimation (VBSME) presented in the video coding standard H.264/AVC significantly improves coding efficiency, but it requires much more considerable computational complexity than motion estimation using fixed macroblocks. To solve this problem, this paper proposes a pipelined hardware architecture for full-search VBSME aiming for high performance, simple structure, and small controls. Our architecture consists of 1-D arrays with 64 processing elements, an adder tree to produce motion vectors (MVs) for variable block sizes, and comparators to determine the minimum of MVs. This can produce all 41 MVs for variable blocks of one macroblock in the same clock cycles to other conventional I-D arrays of 64 PEs. In addition, this can be easily controlled by a 2-bit counter. Implementation results show that our architecture can estimate MVs in CIF video sequence at a rate of 106 frames/s for the 32x32 search range.
引用
收藏
页码:79 / 89
页数:11
相关论文
共 50 条
  • [31] FPGA architecture of the LDPS Motion Estimation for H.264/AVC Video Coding
    Kthiri, Moez
    Loukil, Hassen
    Ben Atitallah, Ahmed
    Kadionik, Patrice
    Dallet, Dominique
    Masmoudi, Nouri
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 68 (02): : 273 - 285
  • [32] A hardware architecture for intra-prediction of H.264/AVC
    Lee, SJ
    Kim, CG
    Kim, MS
    Kim, SD
    ESA '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2005, : 222 - 228
  • [33] Hardware architecture design of CABAC codec for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Ikenaga, Takeshi
    Goto, Satoshi
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 248 - +
  • [34] A Novel Hardware Architecture of Deblocking Filter in H.264/AVC
    Ayadi, Lella Aicha
    Dammak, Taheni
    Loukil, Hassen
    Masmoudi, Nouri
    14TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL & COMPUTER ENGINEERING STA 2013, 2013, : 474 - 479
  • [35] Hardware architecture design of an H.264/AVC video codec
    Chen, Tung-Chien
    Lian, Chung-, Jr.
    Chen, Liang-Gee
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 750 - 757
  • [36] HARDWARE ARCHITECTURE FOR H.264/AVC DEBLOCKING FILTER ALGORITHM
    Loukil, H.
    Ben Atitallah, A.
    Masmoudi, N.
    2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 683 - +
  • [37] Motion Consistency Based Motion Estimation for H.264/AVC
    Zhang, Wei
    Li, Wei
    Huang, Yan
    Peng, Jingliang
    2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 735 - 738
  • [38] A pipelined hardware implementation of in-loop deblocking filter in H.264/AVC
    Khurana, Gaurav
    Kassim, Ashraf A.
    Chua, Tien Ping
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 536 - 540
  • [39] Optimizing Hardware Cost of Motion Estimation Module for H.264/AVC Based on FPGA
    Du, Gaoming
    He, Mingliang
    Song, Yukun
    Zhang, Duoli
    2013 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST), 2013, : 1375 - 1378
  • [40] Adaptive motion estimation algorithm for H.264/AVC
    Momcilovic, Svetislay
    Roma, Nuno
    Sousa, Leonel
    PROCEEDINGS OF THE 2007 15TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING, 2007, : 519 - +