A pipelined hardware architecture for motion estimation of H.264/AVC

被引:0
|
作者
Lee, SJ [1 ]
Kim, CG [1 ]
Kim, SD [1 ]
机构
[1] Yonsei Univ, Dept Comp Sci, Seoul 120749, South Korea
关键词
motion estimation; variable block size; full search; array architecture; H.264/AVC; and video coding;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The variable block size motion estimation (VBSME) presented in the video coding standard H.264/AVC significantly improves coding efficiency, but it requires much more considerable computational complexity than motion estimation using fixed macroblocks. To solve this problem, this paper proposes a pipelined hardware architecture for full-search VBSME aiming for high performance, simple structure, and small controls. Our architecture consists of 1-D arrays with 64 processing elements, an adder tree to produce motion vectors (MVs) for variable block sizes, and comparators to determine the minimum of MVs. This can produce all 41 MVs for variable blocks of one macroblock in the same clock cycles to other conventional I-D arrays of 64 PEs. In addition, this can be easily controlled by a 2-bit counter. Implementation results show that our architecture can estimate MVs in CIF video sequence at a rate of 106 frames/s for the 32x32 search range.
引用
收藏
页码:79 / 89
页数:11
相关论文
共 50 条
  • [21] Hardware implementation and validation of the fast variable block size motion estimation architecture for H.264/AVC
    Ben Atitallah, A.
    Arous, S.
    Loukil, H.
    Masmoudi, N.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (08) : 701 - 710
  • [22] A hardware accelerator for H.264/AVC motion compensation
    Tseng, HC
    Chang, CR
    Lin, YL
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 214 - 219
  • [23] Hardware Efficient Early Termination Mechanism in Motion Estimation for H.264 AVC
    AlQaralleh, Esam A.
    Alqudah, Yazan A.
    Sababha, Belal H.
    2015 FIFTH INTERNATIONAL CONFERENCE ON DIGITAL INFORMATION AND COMMUNICATION TECHNOLOGY AND ITS APPLICATIONS (DICTAP), 2015, : 13 - 17
  • [24] Adaptive Computationally Scalable Motion Estimation for the Hardware H.264/AVC Encoder
    Pastuszak, Grzegorz
    Jakubowski, Mariusz
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2013, 23 (05) : 802 - 812
  • [25] An efficient hardware architecture for full-search variable block size motion estimation in H.264/AVC
    Pyen, Seung-Man
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    Goto, Satoshi
    Advances in Visual Computing, Pt 2, 2006, 4292 : 554 - 563
  • [26] An efficient pipelined architecture for H.264/AVC intra frame processing
    Jin, Genhua
    Jung, Jin-Su
    Lee, Hyuk-Jae
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1605 - +
  • [27] A Novel Spiral-Type Motion Estimation Architecture for H.264/AVC
    Hirai, Naoyuki
    Song, Tian
    Liu, Yizhong
    Shimamoto, Takashi
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2010, 10 (01) : 37 - 44
  • [28] Fully utilized and reusable architecture for fractional motion estimation of H.264/AVC
    Chen, TC
    Huang, YW
    Chen, LG
    2004 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL V, PROCEEDINGS: DESIGN AND IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS INDUSTRY TECHNOLOGY TRACKS MACHINE LEARNING FOR SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING SIGNAL PROCESSING FOR EDUCATION, 2004, : 9 - 12
  • [29] Architecture design of low power integer motion estimation for H.264/AVC
    Chen, Tung-Chien
    Chen, Yu-Han
    Tsai, Sung-Fang
    Chen, Liang-Gee
    2006 IEEE International Conference on Acoustics, Speech and Signal Processing, Vols 1-13, 2006, : 3351 - 3354
  • [30] FPGA architecture of the LDPS Motion Estimation for H.264/AVC Video Coding
    Moez Kthiri
    Hassen Loukil
    Ahmed Ben Atitallah
    Patrice Kadionik
    Dominique Dallet
    Nouri Masmoudi
    Journal of Signal Processing Systems, 2012, 68 : 273 - 285