Multiloop High-Power-Supply-Rejection Quadrature Ring Oscillator

被引:27
作者
Pankratz, Erik J. [1 ]
Sanchez-Sinencio, Edgar [2 ]
机构
[1] Texas A&M Univ, Dept Elect Engn, College Stn, TX 77843 USA
[2] Texas A&M Univ, Analog & Mixed Signal Ctr, College Stn, TX 77843 USA
关键词
Multiloop ring oscillator (MRO); multiphase signals; power-supply ripple rejection (PSRR); quadrature; ring oscillator; supply pushing; supply sensitivity; voltage-controlled oscillator (VCO); PHASE-LOCKED LOOP; CLOCK GENERATOR; LOW-NOISE; CMOS PLL; JITTER; SENSITIVITY; VCO;
D O I
10.1109/JSSC.2012.2193517
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a source-follower-delay-cell, multiloop ring oscillator that provides power-supply isolation. The main contributions of this work are a source-follower-based delay cell with a multiloop ring structure achieving improved supply rejection, a design-oriented analysis of the proposed structure to facilitate its use, and a layout technique allowing straightforward mask design for the multiloop oscillator. The oscillator also features differential control voltages to allow rejection of common-mode control and supply noise. The oscillator was fabricated in a UMC 90-nm CMOS pure logic process with no analog components (regular VT), and the minimum measured incremental supply sensitivity is 0.003 [%-change f(osc/)%-change V-DD], which is more than 20 dB better than that of a conventional CMOS-delay-cell quadrature oscillator fabricated on the same test chip. The oscillator's measured tuning range is 0.63-8.1 GHz. Over the tuning range, the phase noise varies from -106 to -88 dBc/Hz at 10-MHz offset, and the power consumption ranges from 7 to 26 mW from a 1-V supply. The measured mean quadrature accuracy performance is within -1.5 degrees to +2.25 degrees error including board parasitics without any trimming/tuning across the oscillator's frequency range.
引用
收藏
页码:2033 / 2048
页数:16
相关论文
共 47 条
[1]   Phase noise and jitter in CMOS ring oscillators [J].
Abidi, Asad A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1803-1816
[2]   Substrate noise coupling in SoC design: Modeling, avoidance, and validation [J].
Afzali-Kusha, Ali ;
Nagata, Makoto ;
Verghese, Nishath K. ;
Allstot, David J. .
PROCEEDINGS OF THE IEEE, 2006, 94 (12) :2109-2138
[3]   Replica compensated linear regulators for supply-regulated phase-locked loops [J].
Alon, E ;
Kim, J ;
Pamarti, S ;
Chang, K ;
Horowitz, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (02) :413-424
[4]  
Alon E., 2007, THESIS STANFORD U ST
[5]   A CMOS clock recovery circuit for 2.5-Gb/s NRZ data [J].
Anand, SB ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :432-439
[6]  
[Anonymous], 2002, P 2002 ACM SIGDA 10
[7]   Analysis and Design Techniques for Supply-Noise Mitigation in Phase-Locked Loops [J].
Arakali, Abhijith ;
Gondi, Srikanth ;
Hanumolu, Pavan Kumar .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (11) :2880-2889
[8]   Low-Power Supply-Regulation Techniques for Ring Oscillators in Phase-Locked Loops Using a Split-Tuned Architecture [J].
Arakali, Abhijith ;
Gondi, Srikanth ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) :2169-2181
[9]  
Brownlee M., 2006, ISSCC Dig. Tech. Papers, P588
[10]   A 0.5-GHz to 2.5-GHz PLL with fully differential supply regulated tuning [J].
Brownlee, Merrick ;
Hanumolu, Pavan Kumar ;
Mayaram, Kartikeya ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2720-2728