共 50 条
- [21] THE MECHANISM OF DEVICE DAMAGE DURING BUMP PROCESS FOR FLIP-CHIP PACKAGE [J]. 2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 676 - 681
- [22] Study of Polyimide in Chip Package Interaction for Flip-Chip Cu Pillar Packages [J]. 2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1039 - 1043
- [23] Cu Bump Flip Chip Package Reliability on 28nm Technology [J]. 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1148 - 1153
- [24] Electromigration Performance of Cu pillar Bump for Flip Chip Packaging With Bump on Trace by Using Thermal Compression Bonding [J]. 2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 56 - 61
- [25] Comprehensive analysis of a larger die, copper pillar bump flip chip package with no-flow underfill [J]. PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 575 - 578
- [26] AN EFFICIENT BUMP PAD DESIGN TO MITIGATE THE FLIP CHIP PACKAGE INDUCED STRESS [J]. INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 2, 2015,
- [27] Structural design for Cu/low-K larger die flip chip package [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 237 - 242
- [28] Copper pillar bump design optimization for lead free flip-chip packaging [J]. Journal of Materials Science: Materials in Electronics, 2010, 21 : 278 - 284
- [30] Optimization of copper pillar bump design for tine pitch flip-chip packages [J]. IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 111 - 114