Optimized Cu Pillar Bump Flip Chip Package Design for Ultralow k Device Application

被引:0
作者
Feng, Chien-Te [1 ]
Hsu, Michael [1 ]
Hsu, S. C. [1 ]
Chang, Well [1 ]
Su, Scott [1 ]
机构
[1] Marcrotech Technol Inc, Hsinchu 300, Taiwan
来源
2013 IEEE INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS (APM) | 2013年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for Cu Pillar Bump (CPB) has been significantly increased due to the fine pitch, high bandwidth, and high thermal performance requirement. However, the Cu pillar also has its own defect for the high peeling stress on the low K layer compare to the eutectic solder bump. To overcome the high peeling stress defect, optimize the CPB design is very important. This paper has three major topics using simulation results to analyze the silicon surface peeling stress. I. The bump structure optimization, with the Cu pillar adhesion force on different material layers. 2. The solder joint condition impact. 3. The substrate material selection. Each topic has multiple design factors, with the CAE (Computer Aid Engineering) simulation result, the maximum silicon surface peeling stress point can be predicted, the bump and substrate structure can be optimized.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] THE MECHANISM OF DEVICE DAMAGE DURING BUMP PROCESS FOR FLIP-CHIP PACKAGE
    Lee, Jian-Hsing
    Shih, J. R.
    Tang, Chin-Hsin
    Niu, Pao-Kang
    Perng, D-J
    Lin, Y-T
    Su, David
    Wu, Kenneth
    [J]. 2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 676 - 681
  • [22] Study of Polyimide in Chip Package Interaction for Flip-Chip Cu Pillar Packages
    Wang, Wei
    Zhang, Dingyou
    Sun, Yangyang
    Rae, David
    Zhao, Lily
    Zheng, Jiantao
    Schwarz, Mark
    Shah, Milind
    Syed, Ahmer
    [J]. 2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1039 - 1043
  • [23] Cu Bump Flip Chip Package Reliability on 28nm Technology
    Tsao, P. H.
    Hsu, Steven
    Kuo, Y. L.
    Chen, J. H.
    Chang, Abel
    Pu, H. P.
    Chu, L. H.
    Lii, M. J.
    [J]. 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1148 - 1153
  • [24] Electromigration Performance of Cu pillar Bump for Flip Chip Packaging With Bump on Trace by Using Thermal Compression Bonding
    Kuo , Kuei Hsiao
    Lee, Jason
    Chien, F. L.
    Lee, Rick
    Mao, Cindy
    Lau, John
    [J]. 2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 56 - 61
  • [25] Comprehensive analysis of a larger die, copper pillar bump flip chip package with no-flow underfill
    Zhang, XW
    Pinjala, D
    Iyer, MK
    Chew, G
    Ma, ZH
    Tan, TT
    Chew, J
    [J]. PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 575 - 578
  • [26] AN EFFICIENT BUMP PAD DESIGN TO MITIGATE THE FLIP CHIP PACKAGE INDUCED STRESS
    Gonzalez, Mario
    De Vos, Joeri
    Van der Plas, Geert
    Beyne, Eric
    [J]. INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 2, 2015,
  • [27] Structural design for Cu/low-K larger die flip chip package
    Biswas, Kalyan
    Liu, Shiguo
    Zhang, Xiaowu
    Chai, T. C.
    Chong, Ser-Choong
    [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 237 - 242
  • [28] Copper pillar bump design optimization for lead free flip-chip packaging
    K. M. Chen
    T. S. Lin
    [J]. Journal of Materials Science: Materials in Electronics, 2010, 21 : 278 - 284
  • [29] Copper pillar bump design optimization for lead free flip-chip packaging
    Chen, K. M.
    Lin, T. S.
    [J]. JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2010, 21 (03) : 278 - 284
  • [30] Optimization of copper pillar bump design for tine pitch flip-chip packages
    Lee, Meng Tsung
    Huang, Jung Pang
    Lin, G. T.
    Lin, Y. H.
    Jiang, Yih Jenn
    Chiu, Steve
    Huang, C. M.
    [J]. IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 111 - 114