A 300-MS/s, 1.76-ps-Resolution, 10-b Asynchronous Pipelined Time-to-Digital Converter With on-Chip Digital Background Calibration in 0.13-μm CMOS

被引:51
作者
Kim, Jun-Seok [1 ]
Seo, Young-Hun
Suh, Yunjae
Park, Hong-June [1 ]
Sim, Jae-Yoon
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect & Elect Engn, Fac Elect & Elect Engn, Kyungbuk 790784, South Korea
关键词
Asynchronous pipeline; digital background calibration; time amplifier; time-to-digital converter (TDC); MU-M CMOS; TDC; RESIDUE; ADPLL;
D O I
10.1109/JSSC.2012.2217892
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an asynchronous pipelined all-digital 10-b time-to-digital converter (TDC) with fine resolution, good linearity, and high throughput. Using a 1.5-b/stage pipeline architecture, an on-chip digital background calibration is implemented to correct residue subtraction error in the seven MSB stages. An asynchronous clocking scheme realizes pipeline operation for higher throughput. The TDC was implemented in standard 0.13-mu m CMOS technology and has a maximum throughput of 300 MS/s and a resolution of 1.76 ps with a total conversion range of 1.8 ns. The measured DNL and INL were 0.6 LSB and 1.9 LSB, respectively.
引用
收藏
页码:516 / 526
页数:11
相关论文
共 22 条
[1]  
[Anonymous], 2011, P 2011 S VLSI CIRC K
[2]  
[Anonymous], P IEEE NUCL SCI S C
[3]   An integrated high resolution CMOS timing generator based on an array of delay locked loops [J].
Christiansen, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) :952-957
[4]   A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line [J].
Dudek, P ;
Szczepanski, S ;
Hatfield, JV .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) :240-247
[5]  
Favi C., 2010, THESIS ECOLE POLYTEC
[6]   A high-precision time-to-digital converter using a two-level conversion scheme [J].
Hwang, CS ;
Chen, P ;
Tsao, HW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (04) :1349-1352
[7]   Background interstage gain calibration technique for pipelined ADCs [J].
Keane, JP ;
Hurst, PJ ;
Lewis, SH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) :32-43
[8]   A 9b, 1.25 ps resolution coarse-fine time-to-digital converter in 90 nm CMOS that amplifies a time residue [J].
Lee, Minjae ;
Abidi, Asad A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :769-777
[9]   A 1 GHz ADPLL With a 1.25 ps Minimum-Resolution Sub-Exponent TDC in 0.18 μm CMOS [J].
Lee, Seon-Kyoo ;
Seo, Young-Hun ;
Park, Hong-June ;
Sim, Jae-Yoon .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) :2874-2881
[10]  
Lewis S. H., 1991, P IEEE CUST INT CIRC