Impacts of plasma process-induced damage on MOSFET parameter variability and reliability

被引:24
作者
Eriguchi, Koji [1 ]
Ono, Kouichi [1 ]
机构
[1] Kyoto Univ, Grad Sch Engn, Nishikyo Ku, Kyoto 6158540, Japan
基金
日本学术振兴会;
关键词
Plasma-induced damage; MOSFET; Variability; Threshold voltage; Drain current; TDDB; CHARGING DAMAGE; LATENT DEFECTS; TRANSISTORS; SILICON; PREDICTION; REDUCTION; INTERFACE; SURFACE; LAYER; SIO2;
D O I
10.1016/j.microrel.2015.07.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Plasma process-Induced Damage (PID) is one of the critical issues in designing Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs), because PID is believed to enhance reliability degradation and the variability. This paper presents how PID impacts on the variability and reliability characterization by focusing on two key damage creation mechanisms, i.e., Plasma-induced Physical Damage (PPD) and Charging Damage (PCD). In PPD mechanisms, the effects of Si loss in the source/drain extension region and latent defects on MOSFET performance are discussed by means of the PPD range theory and Technology-Computer-Aided-Design (TCAD) simulations. It is presented that, under the fluctuation of plasma parameters, PPD enhances variability of threshold voltage shift (Delta V-th) and drain current. Regarding PCD mechanisms, Delta V-th variation due to high-k dielectric damage is investigated by reviewing an antenna ratio distribution reported so far. Finally, two key concerns are discussed as future perspective PPD on a fin-structured PET and PCD on high-k Time-Dependent Dielectric Breakdown (TDDB) characterization. Since PID is the intrinsic nature of plasma processing, variability enhancement and reliability degradation by PID should be taken into account for future Very-Large-Integration (VLSI) circuit designs. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1464 / 1470
页数:7
相关论文
共 56 条
[1]  
[Anonymous], 2012, International Technology Roadmap for Semiconductors
[2]  
Auth C., 2012, 2012 IEEE Symposium on VLSI Technology, P131, DOI 10.1109/VLSIT.2012.6242496
[3]   Plasma-charging damage to gate SiO2 and SiO2/Si interfaces in submicron n-channel transistors: Latent defects and passivation/depassivation of defects by hydrogen [J].
Awadelkarim, OO ;
Fonash, SJ ;
Mikulan, PI ;
Chan, YD .
JOURNAL OF APPLIED PHYSICS, 1996, 79 (01) :517-525
[4]   Impact of die-to-die and within-die parameter fluctuations on the maximum clock frequency distribution for gigascale integration [J].
Bowman, KA ;
Duvall, SG ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (02) :183-190
[5]  
Cheung K.P., 2001, Plasma charging damage
[6]   A stochastic wire-length distribution for gigascale integration (GSI) - Part I: Derivation and validation [J].
Davis, JA ;
De, VK ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (03) :580-589
[7]  
Eriguchi K, 2008, INT EL DEVICES MEET, P443
[8]   Correlation between two time-dependent dielectric breakdown measurements for the gate oxides damaged by plasma processing [J].
Eriguchi, K ;
Kosaka, Y .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (01) :160-164
[9]   Effects of strained layer near SiO2-Si interface on electrical characteristics of ultrathin gate oxides [J].
Eriguchi, K ;
Harada, Y ;
Niwa, M .
JOURNAL OF APPLIED PHYSICS, 2000, 87 (04) :1990-1995
[10]  
Eriguchi K., 2014, 2014 IEEE International Conference on IC Design Technology, P1