Low electrical resistance silicon through vias: Technology and characterization

被引:18
|
作者
Henry, D. [1 ]
Belhachemi, D. [1 ]
Souriau, J-C. [1 ]
Brunet-Manquat, C. [1 ]
Puget, C. [1 ]
Ponthenier, G. [1 ]
Vallejo, J. L. [1 ]
Lecouvey, C. [1 ]
Sillon, N. [1 ]
机构
[1] CEA, LETI, 17 Rue Martyrs, F-38054 Grenoble 9, France
关键词
System on Wafer (SoW); heterogeneous integration; silicon through Vias; conformity;
D O I
10.1109/ECTC.2006.1645834
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
System integration is clearly a driving force for innovation in packaging. The need for miniaturization has led to new architectures, which combine disparate technologies. In particular, when several die have to be connected in a small package, stacking would appear to be the best solution. However, this 3D packaging approach has to satisfy the constraints of high interconnection density and high data throughput in conjunction with good signal integrity, and reliability while maintaining a low cost. Today, several different approaches have been developed in order to perform 3D packaging. These include technologies like SiP (System in Package), SoC (System on Chip) or SoP (System On Package) [1]. A new concept for heterogeneous integration has been developed by CEA-LETI and is called SoW (System On Wafer) [2]. In this paper, the System on Wafer concept (SoW) will be presented. In order to perform heterogeneous integration by using the SoW, a technological toolbox is required. This toolbox. will be presented with a focus on the silicon through vias technology (STV). Then, the complete technology for the STV will be presented. A specific study concerning insulation conformity into the silicon through vias has been led and the results that will be presented. Finally, electrical tests results will be shown for different vias geometries.
引用
收藏
页码:1360 / +
页数:3
相关论文
共 50 条
  • [41] Electrical and optical Through Silicon Vias (TSVs) for high frequency photonic applications
    Kraft, J.
    Meinhardt, G.
    Molnar, K.
    Bodner, T.
    Schrank, F.
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2389 - 2393
  • [42] 3-D silicon integration and silicon packaging technology using silicon through-vias
    Knickerbocker, John U.
    Patel, Chirag S.
    Andry, Paul S.
    Tsang, Cornelia K.
    Buchwalter, L. Paivikki
    Sprogis, Edmund J.
    Gan, Hua
    Horton, Raymond R.
    Polastre, Robert J.
    Wright, Steven L.
    Cotte, John A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1718 - 1725
  • [43] A CMOS-compatible process for fabricating electrical through-vias in silicon
    Andry, P. S.
    Tsang, C.
    Sprogis, E.
    Patel, C.
    Wright, S. L.
    Webb, B. C.
    Buchwalter, L. P.
    Manzer, D.
    Horton, R.
    Polastre, R.
    Knickerbocker, J.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 831 - +
  • [44] Electrical characterization and performance analysis of coaxial through-glass vias
    Boora, Vandana
    Kumar, Ajay
    Kommukuri, Madhukiran
    Chandel, Rajeevan
    Dhiman, Rohit
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2024, 49 (01):
  • [45] Silicon through vias for system-on-wafer (SoW):: Technology and SiO2 insulation layer characterization
    Henry, D.
    Sillon, N.
    Belhachemi, D.
    Brunet-Manquat, C.
    Puget, C.
    Ponthenier, G.
    ESTC 2006: 1ST ELECTRONICS SYSTEMINTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2006, : 274 - +
  • [46] Electrical-Thermal Characterization of Through Packaging Vias in Glass Interposer
    Qian, Libo
    Xia, Yinshui
    Shi, Ge
    Wang, Jiang
    Ye, Yidie
    Du, Shimin
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (06) : 901 - 908
  • [47] Rigorous Electrical Modeling of Through Silicon Vias (TSVs) with MOS Capacitance Effects
    Bandyopadhyay, Tapobrata
    Han, Ki Jin
    Chung, Daehyun
    Chatterjee, Ritwik
    Swaminathan, Madhavan
    Tummala, Rao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (06): : 893 - 903
  • [48] Fabrication and characterization of robust through-silicon vias for silicon-carrier applications
    Andry, P. S.
    Tsang, C. K.
    Webb, B. C.
    Sprogis, E. J.
    Wright, S. L.
    Dang, B.
    Manzer, D. G.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 571 - 581
  • [49] High frequency characterization and analysis of through silicon vias and coplanar waveguides for silicon interposer
    Huijuan Wang
    Xiaoli Ren
    Jing Zhou
    Cheng Pang
    Chongsheng Song
    Fengwei Dai
    Kai Xue
    Feng Jiang
    Daquan Yu
    Lixi Wan
    Microsystem Technologies, 2016, 22 : 337 - 347
  • [50] Electrical Modeling and Analysis of Polymer-Cavity Through-Silicon Vias
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Lu, Qijun
    Yin, Xiangkun
    Liu, Yang
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,