Low electrical resistance silicon through vias: Technology and characterization

被引:18
|
作者
Henry, D. [1 ]
Belhachemi, D. [1 ]
Souriau, J-C. [1 ]
Brunet-Manquat, C. [1 ]
Puget, C. [1 ]
Ponthenier, G. [1 ]
Vallejo, J. L. [1 ]
Lecouvey, C. [1 ]
Sillon, N. [1 ]
机构
[1] CEA, LETI, 17 Rue Martyrs, F-38054 Grenoble 9, France
关键词
System on Wafer (SoW); heterogeneous integration; silicon through Vias; conformity;
D O I
10.1109/ECTC.2006.1645834
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
System integration is clearly a driving force for innovation in packaging. The need for miniaturization has led to new architectures, which combine disparate technologies. In particular, when several die have to be connected in a small package, stacking would appear to be the best solution. However, this 3D packaging approach has to satisfy the constraints of high interconnection density and high data throughput in conjunction with good signal integrity, and reliability while maintaining a low cost. Today, several different approaches have been developed in order to perform 3D packaging. These include technologies like SiP (System in Package), SoC (System on Chip) or SoP (System On Package) [1]. A new concept for heterogeneous integration has been developed by CEA-LETI and is called SoW (System On Wafer) [2]. In this paper, the System on Wafer concept (SoW) will be presented. In order to perform heterogeneous integration by using the SoW, a technological toolbox is required. This toolbox. will be presented with a focus on the silicon through vias technology (STV). Then, the complete technology for the STV will be presented. A specific study concerning insulation conformity into the silicon through vias has been led and the results that will be presented. Finally, electrical tests results will be shown for different vias geometries.
引用
收藏
页码:1360 / +
页数:3
相关论文
共 50 条
  • [31] Development of Hybrid Electrical Model for CNT based Through Silicon Vias
    Kannan, Kaushal
    Kannan, Sukeshwar
    Kim, Bruce
    Cho, Sang-Bock
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1022 - 1026
  • [32] Characterization of high density through silicon vias with spectral reflectometry
    Ku, Yi-Sha
    Huang, Kuo Cheng
    Hsu, Weite
    OPTICS EXPRESS, 2011, 19 (07): : 5993 - 6006
  • [33] Mid-Process Through Silicon Vias Technology using Tungsten Metallization: Process Optimazation and Electrical Results
    Pares, G.
    Minoret, S.
    Lugand, J. F.
    Huet, S.
    Lapras, V.
    Anciant, R.
    Henry, D.
    Sillon, N.
    Dunne, B.
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 772 - +
  • [34] Modeling and Characterization of Through-Silicon-Vias (TSVs) in Radio Frequency Regime in an Active Interposer Technology
    Rahimi, Arian
    Somarajan, Pratheesh
    Yu, Qiang
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1383 - 1389
  • [35] Electro-Thermal Characterization of Through-Silicon Vias
    Todri-Sanial, Aida
    2014 15TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2014,
  • [36] Material Characterization and Failure Analysis of Through-Silicon Vias
    Wu, Chenglin
    Jiang, Tengfei
    Im, Jay
    Liechti, Kenneth M.
    Huang, Rui
    Ho, Paul S.
    2014 IEEE 21ST INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2014, : 312 - 316
  • [37] Thermo-Mechanical and Electrical Characterization of Through-Silicon Vias with a Vapor Deposited Polyimide Dielectric Liner
    Sapp, Brian
    Quon, Roger
    O'Connell, Christopher
    Geer, Robert
    Maekawa, Kaoru
    Sugita, Kippei
    Hashimoto, Hiroyuki
    Gracias, Alison
    Ali, Iqbal
    2012 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2012,
  • [38] Electrical Characterization of Through Silicon Vias (TSVs) with an On Chip Bus Driver for 3D IC Integration
    Sheu, S. S.
    Lin, Z. H.
    Lin, C. S.
    Lau, J. H.
    Lee, S. H.
    Su, K. L.
    Ku, T. K.
    Wu, S. H.
    Hung, J. F.
    Chen, P. S.
    Lai, S. J.
    Lo, W. C.
    Kao, M. J.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 851 - 856
  • [39] Measurement-based electrical characterization of through silicon vias and transmission lines for 3D integration
    Sun, Xin
    Fang, Runiu
    Zhu, Yunhui
    Zhong, Xiao
    Bian, Yuan
    Guan, Yong
    Miao, Min
    Chen, Jing
    Jin, Yufeng
    MICROELECTRONIC ENGINEERING, 2016, 149 : 145 - 152
  • [40] Thermal and Electrical Properties of BCB-Liner Through-Silicon Vias
    Huang, Cui
    Pan, Liyang
    Liu, Ran
    Wang, Zheyao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (12): : 1936 - 1946