Low electrical resistance silicon through vias: Technology and characterization

被引:18
|
作者
Henry, D. [1 ]
Belhachemi, D. [1 ]
Souriau, J-C. [1 ]
Brunet-Manquat, C. [1 ]
Puget, C. [1 ]
Ponthenier, G. [1 ]
Vallejo, J. L. [1 ]
Lecouvey, C. [1 ]
Sillon, N. [1 ]
机构
[1] CEA, LETI, 17 Rue Martyrs, F-38054 Grenoble 9, France
关键词
System on Wafer (SoW); heterogeneous integration; silicon through Vias; conformity;
D O I
10.1109/ECTC.2006.1645834
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
System integration is clearly a driving force for innovation in packaging. The need for miniaturization has led to new architectures, which combine disparate technologies. In particular, when several die have to be connected in a small package, stacking would appear to be the best solution. However, this 3D packaging approach has to satisfy the constraints of high interconnection density and high data throughput in conjunction with good signal integrity, and reliability while maintaining a low cost. Today, several different approaches have been developed in order to perform 3D packaging. These include technologies like SiP (System in Package), SoC (System on Chip) or SoP (System On Package) [1]. A new concept for heterogeneous integration has been developed by CEA-LETI and is called SoW (System On Wafer) [2]. In this paper, the System on Wafer concept (SoW) will be presented. In order to perform heterogeneous integration by using the SoW, a technological toolbox is required. This toolbox. will be presented with a focus on the silicon through vias technology (STV). Then, the complete technology for the STV will be presented. A specific study concerning insulation conformity into the silicon through vias has been led and the results that will be presented. Finally, electrical tests results will be shown for different vias geometries.
引用
收藏
页码:1360 / +
页数:3
相关论文
共 50 条
  • [21] Superconducting TiN through-silicon-vias for quantum technology
    Grigoras, K.
    Simbierowicz, S.
    Gronberg, L.
    Govenius, J.
    Vesterinen, V.
    Prunnila, M.
    Hassel, J.
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 81 - 82
  • [22] Through silicon vias technology for CMOS image sensors packaging
    Henry, D.
    Jacquet, F.
    Neyret, M.
    Baillin, X.
    Enot, T.
    Lapras, V.
    Brunet-Manquat, C.
    Charbonnier, J.
    Aventurier, B.
    Sillon, N.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 556 - 562
  • [23] Diffusion resistance of low temperature chemical vapor deposition dielectrics for multiple through silicon vias on bumpless wafer-on-wafer technology
    Fujitsu Laboratories Ltd., Atsugi, Kanagawa 243-0197, Japan
    不详
    不详
    Jpn. J. Appl. Phys., 5 PART 2
  • [24] Electrical Modeling and Characterization of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integration
    Qian, Libo
    Xia, Yinshui
    He, Xitao
    Qian, Kefang
    Wang, Jian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (08): : 1336 - 1343
  • [25] Diffusion Resistance of Low Temperature Chemical Vapor Deposition Dielectrics for Multiple Through Silicon Vias on Bumpless Wafer-on-Wafer Technology
    Kitada, Hideki
    Maeda, Nobuhide
    Fujimoto, Koji
    Mizushima, Yoriko
    Nakata, Yoshihiro
    Nakamura, Tomoji
    Ohba, Takayuki
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (05)
  • [26] Electrical Characterization Method to Study Barrier Integrity in 3D Through-Silicon Vias
    Li, Y. -L.
    Velenis, D.
    Kauerauf, T.
    Stucchi, M.
    Civale, Y.
    Redolfi, A.
    Croes, K.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 304 - 308
  • [27] Electrical modeling and characterization of through-silicon vias (TSVs) for 3-D integrated circuits
    Savidis, Ioannis
    Alam, Syed M.
    Jain, Ankur
    Pozder, Scott
    Jones, Robert E.
    Chatterjee, Ritwik
    MICROELECTRONICS JOURNAL, 2010, 41 (01) : 9 - 16
  • [28] High Frequency Resistance calculation and modeling of Through Silicon Vias
    Liang, Yuanjun
    Li, Ye
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 563 - 566
  • [29] Fabrication, electrical characterization and reliability study of partially electroplated tapered copper through-silicon vias
    Dixit, Pradeep
    Viljanen, Heikki
    Salonen, Jaakko
    Suni, Tommi
    Molarius, Jyrki
    Monnoyer, Philippe
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 190 - 193
  • [30] Capacitance Expressions and Electrical Characterization of Tapered Through-Silicon Vias for 3-D ICs
    Su, Jinrong
    Wang, Fang
    Zhang, Wenmei
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1488 - 1496