Effective Mitigation of Radiation-induced Single Event Transient on Flash-based FPGAs

被引:3
作者
Sterpone, Luca [1 ]
Azimi, Sarah [1 ]
Du, Boyang [1 ]
Codinachs, David Merodio [2 ]
Grimoldi, Raoul [3 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, Turin, Italy
[2] European Space Agcy, Estec, Noordwijk, Netherlands
[3] CGS SpA, Milan, Italy
来源
PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17) | 2017年
关键词
Reconfiguration; Design Flow; Placement; Routing; Reliability; Fault Tolerance; Flash-based FPGA; SOFT ERRORS; PROPAGATION; DEVICE;
D O I
10.1145/3060403.3060454
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to the decreasing feature sizes of VLSI circuits, radiation induced Single Event Transients (SETs) are increasingly dominating the event ratio on modern VLSI devices. In particular, Flash-based FPGAs are characterized by the main concern of radiation-induced voltage glitches or SETs in the combinational logic. Transient pulses can be sampled by a storage element and can propagate through the circuit up to the outputs and leading to an error. In this paper, we propose a complete implementation flow including sensitivity analysis, fault tolerant mapping and fault tolerance-oriented place and route for the effective design of SET tolerant circuits on Flash-based FPGAs. In details, the proposed method allows accurate measurement of the transient pulse source induced by radiation particles and estimation of the SET error rate on the overall circuit. Besides the developed method provides a netlist mapping and place and route tool for the selective mitigation of SET effects. The proposed method has been applied to an industrial design oriented to the Euclid European Space Agency mission including more than ten different modules. The obtained results show an improvement of the total filtering capability of around 43 times with respect to the original netlist without affecting the timing constraints of the circuit.
引用
收藏
页码:203 / 208
页数:6
相关论文
共 16 条
[1]  
Arevalo-Garbayo M., 2013, 2013 14 EUR C RAD IT, P1, DOI [10.1109/RADECS.2013.6937389, DOI 10.1109/RADECS.2013.6937389]
[2]   Radiation-induced soft errors in advanced semiconductor technologies [J].
Baumann, RC .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) :305-316
[3]   An FPGA-Based Transient Error Simulator for Resilient Circuit and System Design and Evaluation [J].
Chen, Chia-Hsiang ;
Song, Shiming ;
Zhang, Zhengya .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (05) :471-475
[4]  
Dixit Nitin, 2007, Current Drug Delivery, V4, P1, DOI 10.2174/156720107779314802
[5]   New Techniques for SET Sensitivity and Propagation Measurement in Flash-Based FPGAs [J].
Evans, Adrian ;
Alexandrescu, Dan ;
Ferlet-Cavrois, Veronique ;
Nicolaidis, Michael .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (06) :3171-3177
[6]   Digital device error rate trends in advanced CMOS technologies [J].
Gadlage, Matthew J. ;
Eaton, Paul H. ;
Benedetto, Joseph M. ;
Carts, Marty ;
Zhu, Vivian ;
Turflinger, Thomas L. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) :3466-3471
[7]   Characterization of soft errors caused by single event upsets in CMOS processes [J].
Karnik, T ;
Hazucha, P ;
Patel, J .
IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2004, 1 (02) :128-143
[8]   Device and architecture concurrent optimization for FPGA transient soft error rate [J].
Lin, Yan ;
He, Lei .
IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, :194-198
[9]  
Mansour W., 2013, 2013 25 INT C MICR I, P1
[10]   SEU and SET modeling and mitigation in deep submicron technologies [J].
Mavis, David G. ;
Eaton, Paul H. .
2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, :293-+