A threshold voltage analytical model for high-k gate dielectric MOSFETs with fully overlapped lightly doped drain structures

被引:7
|
作者
Ma Fei [1 ]
Liu Hong-Xia [1 ]
Kuang Qian-Wei [1 ]
Fan Ji-Bin [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab, Minist Educ Wide Band Gap Semicond Mat & Devices, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
threshold voltage; high-k gate dielectric; fringing-induced barrier lowering; short channel effect; FIELD;
D O I
10.1088/1674-1056/21/5/057304
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
We investigate the influence of voltage drop across the lightly doped drain (LDD) region and the built-in potential on MOSFETs, and develop a threshold voltage model for high-k gate dielectric MOSFETs with fully overlapped LDD structures by solving the two-dimensional Poisson's equation in the silicon and gate dielectric layers. The model can predict the fringing-induced barrier lowering effect and the short channel effect. It is also valid for non-LDD MOSFETs. Based on this model, the relationship between threshold voltage roll-off and three parameters, channel length, drain voltage and gate dielectric permittivity, is investigated. Compared with the non-LDD MOSFET, the LDD MOSFET depends slightly on channel length, drain voltage, and gate dielectric permittivity. The model is verified at the end of the paper.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] High-k Gate Dielectric MOSFETs: Meeting the Challenges of Characterization and Modeling
    De Souza, M. M.
    Sicre, S. B. F.
    Casterman, D.
    SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 11, 2011, 35 (04): : 563 - 580
  • [42] An Analytical Threshold Voltage Model of Strained Surrounding-gate MOSFETs
    Liu, Yao
    Li, Zunchao
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 25 - 27
  • [43] Simulation of Silicon FETs with a Fully Enclosed Gate with a High-k Gate Dielectric
    Masalskii N.V.
    Russian Microelectronics, 2023, 52 (04) : 228 - 232
  • [44] New analytical threshold voltage model for halo-doped cylindrical surrounding-gate MOSFETs
    李聪
    庄奕琪
    韩茹
    半导体学报, 2011, (07) : 20 - 27
  • [45] New analytical threshold voltage model for halo-doped cylindrical surrounding-gate MOSFETs
    Li Cong
    Zhuang Yiqi
    Han Ru
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (07)
  • [46] A carrier-mobility model for high-k gate-dielectric Ge MOSFETs with metal gate electrode
    Xu, J. P.
    Xiao, X.
    Lai, P. T.
    MICROELECTRONICS RELIABILITY, 2010, 50 (08) : 1081 - 1086
  • [47] The impact of high-k gate dielectric and FIBL on performance of nano DG-MOSFETs with underlapped source/drain regions
    Charmi, Morteza
    Mashayekhi, Hamid R.
    Orouji, Ali A.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (01) : 307 - 312
  • [48] The impact of high-k gate dielectric and FIBL on performance of nano DG-MOSFETs with underlapped source/drain regions
    Morteza Charmi
    Hamid R. Mashayekhi
    Ali A. Orouji
    Journal of Computational Electronics, 2014, 13 : 307 - 312
  • [49] Unified analytical threshold voltage model for non-uniformly doped dual metal gate fully depleted silicon-on-insulator MOSFETs
    Rao, Rathnamala
    Katti, Guruprasad
    Havaldar, Dnyanesh S.
    DasGupta, Nandita
    DasGupta, Amitava
    SOLID-STATE ELECTRONICS, 2009, 53 (03) : 256 - 265
  • [50] Study of potential high-k dielectric for UTB SOI MOSFETs using analytical modeling of the gate tunneling leakage
    Darbandy, Ghader
    Lime, Francois
    Cerdeira, Antonio
    Estrada, Magali
    Garduno, Ivan
    Iniguez, Benjamin
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (11)