A threshold voltage analytical model for high-k gate dielectric MOSFETs with fully overlapped lightly doped drain structures

被引:7
|
作者
Ma Fei [1 ]
Liu Hong-Xia [1 ]
Kuang Qian-Wei [1 ]
Fan Ji-Bin [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab, Minist Educ Wide Band Gap Semicond Mat & Devices, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
threshold voltage; high-k gate dielectric; fringing-induced barrier lowering; short channel effect; FIELD;
D O I
10.1088/1674-1056/21/5/057304
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
We investigate the influence of voltage drop across the lightly doped drain (LDD) region and the built-in potential on MOSFETs, and develop a threshold voltage model for high-k gate dielectric MOSFETs with fully overlapped LDD structures by solving the two-dimensional Poisson's equation in the silicon and gate dielectric layers. The model can predict the fringing-induced barrier lowering effect and the short channel effect. It is also valid for non-LDD MOSFETs. Based on this model, the relationship between threshold voltage roll-off and three parameters, channel length, drain voltage and gate dielectric permittivity, is investigated. Compared with the non-LDD MOSFET, the LDD MOSFET depends slightly on channel length, drain voltage, and gate dielectric permittivity. The model is verified at the end of the paper.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A semi-empirical analytic model for threshold voltage instability in MOSFETs with high-k gate stacks
    He Jin
    Ma Chenyue
    Zhang Lining
    Zhang Jian
    Zhang Xing
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (08)
  • [22] A threshold voltage model of short-channel fully-depleted recessed-source/drain(Re-S/D) SOI MOSFETs with high-k dielectric
    Saramekala, Gopi Krishna
    Dubey, Sarvesh
    Tiwari, Pramod Kumar
    CHINESE PHYSICS B, 2015, 24 (10)
  • [23] A threshold voltage model of short-channel fully-depleted recessed-source/drain(Re-S/D) SOI MOSFETs with high-k dielectric
    Gopi Krishna Saramekala
    Sarvesh Dubey
    Pramod Kumar Tiwari
    Chinese Physics B, 2015, 24 (10) : 608 - 615
  • [24] An analytical model for the effect of graded gate oxide on the channel electric field in MOSFETs with lightly doped drain structure
    Kim, JS
    Seo, KS
    Yoo, HJ
    SOLID-STATE ELECTRONICS, 1997, 41 (04) : 650 - 654
  • [25] Influence of sidewall spacer on threshold voltage of MOSFET with high-k gate dielectric
    Xu, J. P.
    Ji, F.
    Lai, P. T.
    Guan, J. G.
    MICROELECTRONICS RELIABILITY, 2008, 48 (02) : 181 - 186
  • [26] Analytical modeling of asymmetric HALO-doped surrounding-gate MOSFET with gate overlapped lightly-doped drain
    Li Cong
    Zhuang Yi-Qi
    Han Ru
    Zhang Li
    Bao Jun-Lin
    ACTA PHYSICA SINICA, 2012, 61 (07)
  • [27] Effective dielectric thickness scaling for high-K gate dielectric MOSFETs
    Bhuwalka, KK
    Mohapatra, NR
    Narendra, SG
    Rao, VR
    SILICON MATERIALS-PROCESSING, CHARACTERIZATION AND RELIABILITY, 2002, 716 : 215 - 219
  • [28] A two-dimensional threshold voltage analytical model for metal-gate/high-k/SiO2/Si stacked MOSFETs
    Ma Fei
    Liu Hong-Xia
    Fan Ji-Bin
    Wang Shu-Long
    CHINESE PHYSICS B, 2012, 21 (10)
  • [29] A two-dimensional threshold voltage analytical model for metal-gate/high-k/SiO2 /Si stacked MOSFETs
    马飞
    刘红侠
    樊继斌
    王树龙
    Chinese Physics B, 2012, 21 (10) : 443 - 449
  • [30] Threshold voltage control in TmSiO/HfO2 high-k/metal gate MOSFETs
    Litta, E. Dentoni
    Hellstrom, P. -E.
    Ostling, M.
    SOLID-STATE ELECTRONICS, 2015, 108 : 24 - 29