Dynamic voltage scheduling technique for low-power multimedia applications using buffers

被引:28
作者
Im, C [1 ]
Kim, H [1 ]
Ha, S [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul, South Korea
来源
ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN | 2001年
关键词
D O I
10.1109/LPE.2001.945368
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
As multimedia applications are used increasingly in many embedded systems, power efficient design for the applications becomes more important than ever. This paper proposes a simple dynamic voltage scheduling technique, which suits the multimedia applications well. The proposed technique fully utilizes the idle intervals with buffers in a variable speed processor. The main theme of this paper is to determine the minimum buffer size to achieve the maximum energy saving in three cases: single-task, multiple subtasks, and multi-task. Experimental results show that the proposed technique is expected to obtain significant power reduction for several real-world multimedia applications.
引用
收藏
页码:34 / 39
页数:6
相关论文
共 12 条
[1]  
BURD T, 2000, P INT S LOW POW EL D
[2]  
BURD T, 2000, IEEE INT SOL STAT CI, P294
[3]  
BURD TD, 1996, J VLSI SIGNAL PR AUG
[4]  
CHANDRASENA LH, 2000, P INT S LOW POW EL D, P213
[5]  
GUTNIK V, 1996, THESIS MIT
[6]   Power optimization of variable-voltage core-based systems [J].
Hong, I ;
Kirovski, D ;
Qu, G ;
Potkonjak, M ;
Srivastava, MB .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (12) :1702-1714
[7]  
HONG L, 1998, P INT C COMP AID DES, P653
[8]  
Lee S, 2000, DES AUT CON, P806
[9]  
Okuma T., 1999, Proceedings 12th International Symposium on System Synthesis, P24, DOI 10.1109/ISSS.1999.814256
[10]  
SHIN D, 2001, IEEE DES TEST COMP, V18