A 40-MHz Bandwidth 0-2 MASH VCO-Based Delta-Sigma ADC With 35-fJ/Step FoM

被引:23
作者
Zhu, Peng [1 ]
Xing, Xinpeng [2 ]
Gielen, Georges [1 ]
机构
[1] Katholieke Univ Leuven, MICAS, ESAT, Dept Elektrotech, B-3001 Leuven, Belgium
[2] Tsinghua Univ, Grad Sch Shenzhen, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
Continuous-time (CT) delta-sigma (Delta Sigma) analog-to-digital converters (ADCs); MASH ADCs; nonlinearity cancelation; voltage-controlled oscillator (VCO)-based ADCs; 12-BIT;
D O I
10.1109/TCSII.2015.2458111
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a nonlinearity-cancelation technique in a 0-2 MASH voltage-controlled oscillator (VCO)-based delta-sigma (Delta Sigma) analog-to-digital converter (ADC), where the VCO's distortion is substantially mitigated in a power-efficient way. A dual-input VCO-based quantizer topology is also proposed to implement a low-power multiple-input adder and integrator, with nox penalty in terms of nonlinearity. Fabricated in a 40-nm complementary metal-oxide-semiconductor process, a proof-of-concept 0-2 MASH 12-bit ADC prototype achieves a 66.8-dB signal-to-noise and distortion ratio with a 40-MHz bandwidth (BW) and consumes only 4.98 mW. This result extends the figure of merit of the state-of-the-art high-BW (Delta Sigma) ADCs to 35 fJ/step.
引用
收藏
页码:952 / 956
页数:5
相关论文
共 19 条
[1]  
[Anonymous], P IEEE CUST INT CIRC
[2]  
Dong Y., 2014, P IEEE INT SOL STAT, P480
[3]   A 12-bit 3.125 MHz Bandwidth 0-3 MASH Delta-Sigma Modulator [J].
Gharbiya, Ahmed ;
Johns, David A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (07) :2010-2018
[4]   A Two-Stage ADC Architecture With VCO-Based Second Stage [J].
Gupta, A. K. ;
Nagaraj, K. ;
Viswanathan, T. R. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (11) :734-738
[5]   Analysis and Design of Voltage-Controlled Oscillator Based Analog-to-Digital Converter [J].
Kim, Jaewook ;
Jang, Tae-Kwang ;
Yoon, Young-Gyu ;
Cho, SeongHwan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) :18-30
[6]   A 78 dB SNDR 87 mW 20 MHz Bandwidth Continuous-Time ΔΣ ADC With VCO-Based Integrator and Quantizer Implemented in 0.13 μm CMOS [J].
Park, Matthew ;
Perrott, Michael H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3344-3358
[7]  
Rao S., 2011, 2011 Symposium on VLSI Circuits. Digest of Technical Papers, P270
[8]   A Deterministic Digital Background Calibration Technique for VCO-Based ADCs [J].
Rao, Sachin ;
Reddy, Karthikeyan ;
Young, Brian ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) :950-960
[9]   A 16-mW 78-dB SNDR 10-MHz BW CT ΔΣ ADC Using Residue-Cancelling VCO-Based Quantizer [J].
Reddy, Karthikeyan ;
Rao, Sachin ;
Inti, Rajesh ;
Young, Brian ;
Elshazly, Amr ;
Talegaonkar, Mrunmay ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :2916-2927
[10]  
Shettigar P., 2012, 2012 IEEE INT SOL ST, P156