Fault-Tolerant Mechanisms for Relocation-Aware Dynamic On-Chip Communication on FPGAs

被引:0
作者
Adetomi, Adewale [1 ]
Enemali, Godwin [1 ]
Arslan, Tughrul [1 ]
机构
[1] Univ Edinburgh, Sch Engn, Inst Integrated Micro & Nano Syst, Edinburgh EH9 3JL, Midlothian, Scotland
来源
2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018) | 2018年
关键词
FPGA; CELOC; CERANoC; clock buffers; dynamic communication; network on chip; reliability; relocation;
D O I
暂无
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
Fault tolerance has become more important in modern chips. This is because of the increasing use of smaller process nodes. Though there has been a tremendous increase in the integrating density of transistors, the miniaturized size has made them more vulnerable to ageing-and radiation-induced hard errors. In this paper, we present mechanisms for tackling soft and hard errors in CERANoC, a Clock-Enabled Relocation-Aware Network-on-Chip. It has been developed as a communication network that facilitates the online relocation of circuits in response to hard errors. This highlights why it is important that the network itself is resilient to errors.
引用
收藏
页码:214 / 217
页数:4
相关论文
共 10 条
[1]  
Adetomi A, 2017, I C FIELD PROG LOGIC
[2]  
Adetomi A, 2017, NASA ESA CONF, P192, DOI 10.1109/AHS.2017.8046378
[3]   Clock Buffers, Nets, and Trees for On-Chip Communication: A Novel Network Access Technique in FPGAs [J].
Adetomi, Adewale ;
Enemali, Godwin ;
Arslan, Tughrul .
2017 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW), 2017, :219-222
[4]  
Bridgford B., 2008, SINGLE EVENT UPSET M
[5]   Hardware-assisted fast routing [J].
DeHon, A ;
Huang, R ;
Wawrzynek, J .
10TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2002, :205-215
[6]  
Iturbe X., 2011, 2011 International Conference on Field Programmable Logic and Applications, P295, DOI 10.1109/FPL.2011.60
[7]  
Koopman P, 2004, 2004 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, P145
[8]   Three Ages of FPGAs: A Retrospective on the First Thirty Years of FPGA Technology [J].
Trimberger, Stephen M. .
PROCEEDINGS OF THE IEEE, 2015, 103 (03) :318-331
[9]  
Xilinx Inc, 2018, VIV DES SUIT US GUID
[10]  
Xilinx Inc., 2015, 7 SER FPGAS CLOCK RE