In Situ SRAM Static Stability Estimation in 65-nm CMOS

被引:5
作者
Park, Henry [1 ]
Yang, Chih-Kong Ken [2 ]
机构
[1] Broadcom, Irvine, CA 92617 USA
[2] Univ Calif Los Angeles, Los Angeles, CA 90095 USA
关键词
Process variation; regression; RRV; SRAM; stability estimation; WTV; NOISE; TECHNOLOGY; DESIGN; VARIABILITY; READ;
D O I
10.1109/JSSC.2013.2275653
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a method to rapidly estimate the read and write stability of cells within an SRAM array without modifying the cell structure. The approach measures the read or write bit-line current for a few supply levels and apply the measurements to an estimation function to determine the read stability and write ability of the cell. The estimation function can be determined by regression using stability measurements for a subset of the memory. A low-area sensing circuit and an on-chip time-based ADC measures the bit-line current. The step size of the supply voltage for estimating the stability is 100 mV and for determining the estimation function is 25 mV with an accuracy of +/-1 mV. Measurement data show that the estimation error sigma is as small as 4.77% for the read stability and 1.3% for the write ability estimation. The validity of the approach is verified in measurements across multiple dice from a test chip fabricated in a 65-nm CMOS technology.
引用
收藏
页码:2541 / 2549
页数:9
相关论文
共 50 条
[41]   1.2-V Folded Down-conversion Wideband Mixer in 65-nm CMOS [J].
Amin, Najam Muhammad ;
Wang, Zhi Gong ;
Kuan, Bao ;
Li, Zhiqun .
2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
[42]   A Low-Dropout Linear Regulator with Nested Miller Compensation in 65-nm SOI CMOS [J].
Du, Jiancong ;
Li, Zhiqun ;
Wang, Xiaowei .
2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024, 2024,
[43]   Hybrid Dickson Switched-Capacitor Converter With Wide Conversion Ratio in 65-nm CMOS [J].
Assem, Pourya ;
Liu, Wen-Chuen ;
Lei, Yutian ;
Hanumolu, Pavan Kumar ;
Pilawa-Podgurski, Robert C. N. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (09) :2513-2528
[44]   Circuit-Level Layout-Aware Modeling of Single-Event Effects in 65-nm CMOS ICs [J].
Balbekov, Anton O. ;
Gorbunov, Maxim S. ;
Zebrev, Gennady I. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (08) :1914-1919
[45]   A 23-41 GHz Broadband Power Amplifier With Common-Mode Stability Enhancement Technique in 65-nm CMOS Process [J].
Zhao, Chenxi ;
Liu, Mengxuan ;
Liu, Huihua ;
Yu, Yiming ;
Wu, Yunqiu ;
Kang, Kai .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025,
[46]   Scalable 0.35 V to 1.2 V SRAM Bitcell Design From 65 nm CMOS to 28 nm FDSOI [J].
Abouzeid, Fady ;
Bienfait, Audrey ;
Akyel, Kaya Can ;
Feki, Anis ;
Clerc, Sylvain ;
Ciampolini, Lorenzo ;
Giner, Fabien ;
Wilson, Robin ;
Roche, Philippe .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (07) :1499-1505
[47]   A Wideband Harmonic Shaping VCO With 192-dBc/Hz Peak FoM in 65-nm CMOS [J].
Deng, Shuai ;
Luo, Xiongyao ;
Yi, Xiang ;
Qin, Pei ;
Xu, Taotao ;
Wan, Cao ;
Xue, Quan .
IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2025, 35 (03) :322-325
[48]   ADEPOS: A Novel Approximate Computing Framework for Anomaly Detection Systems and its Implementation in 65-nm CMOS [J].
Bose, Sumon Kumar ;
Kar, Bapi ;
Roy, Mohendra ;
Gopalakrishnan, Pradeep Kumar ;
Zhang, Lei ;
Patil, Aakash ;
Basu, Arindam .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (03) :913-926
[49]   A 60-GHz Single-Pole-Single-Throw Switch in 65-nm Bulk CMOS [J].
He, Jin ;
Zhang, Yue Ping ;
Xiong, Yong-Zhong .
INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2011, 21 (02) :190-198
[50]   TID Sensitivity Assessment of Quadrature LC-Tank VCOs Implemented in 65-nm CMOS Technology [J].
Karmakar, Arijit ;
De Smedt, Valentijn ;
Leroux, Paul .
ELECTRONICS, 2022, 11 (09)