A Practical Approach for Core Loss Estimation of a High-Current Gapped Inductor in PWM Converters With a User-Friendly Loss Map

被引:28
作者
Wang, Jun [1 ]
Dagan, Kfir J. [1 ]
Yuan, Xibo [1 ]
Wang, Wenbo [1 ]
Mellor, Philip H. [1 ]
机构
[1] Univ Bristol, Dept Elect & Elect Engn, Bristol BS8 1UB, Avon, England
基金
英国工程与自然科学研究理事会;
关键词
B-H loop measurement; core loss; loss map; magnetic losses; pulsewidth modulation (PWM); WAVE-FORMS; IRON LOSS; POWER;
D O I
10.1109/TPEL.2018.2867264
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Core loss estimation of filter inductors is increasingly important for modeling and optimizing high-frequency, high-efficiency, and high-density pulsewidth modulation (PWM) power electronic converters. However, data provided by inductor core manufacturers are insufficient for core loss estimation in PWM converters, particularly in the case of customized gapped inductors. This paper presents a whole process of characterizing and estimating the core loss of a customized high-current gapped inductor for PWM converters. To excite the inductor for the B-H loop measurement, a test circuit formed by a half-bridge structure is proposed, which has the ability to compensate the asymmetric rectangular voltage on the inductor caused by the device voltage drops. To overcome the other challenges raised by a high excitation current, a refined discontinuous test procedure, triple pulse test, is proposed to reduce the requirements of the high-current test setup (thermal stress, current-time stress for current probes, capacity of dc sources, etc.). For practical purposes, a user-friendly loss map approach is proposed involving only time-domain and electrical variables to replace magnetic variables to enable the straightforward loss mapping process and core loss calculations. Presented experimental results show consistency between the estimated inductor loss and measured values. Overall, the proposed testing approach can be easily implemented on the user's side to develop a loss map of a given inductor. The established core loss map enables the users to accurately and rapidly estimate the core loss of a tested inductor for given PWM waveforms.
引用
收藏
页码:5697 / 5710
页数:14
相关论文
共 32 条
[1]  
Biela J, 2007, 2007 POWER CONVERSION CONFERENCE - NAGOYA, VOLS 1-3, P1
[2]  
Burkart RM, 2014, INT CONF POW ELECTR, P891, DOI 10.1109/IPEC.2014.6869693
[3]   Evaluation of SiC BJTs for High-Power DC-DC Converters [J].
Calderon-Lopez, Gerardo ;
Forsyth, Andrew J. ;
Gordon, David L. ;
McIntosh, Jim R. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (05) :2474-2481
[4]  
Harris J. H., 2013, TESTING CORE LOSS RE
[5]  
Herbert E., 2012, TESTING CORE LOSS RE
[6]  
Herbert E., 2013, TESTING CORE LOSS RE
[7]  
Iyasu S., 2005, PROC EUR C POWER ELE, P2016
[8]   A Design Optimization Tool for Maximizing the Power Density of 3-Phase DC-AC Converters Using Silicon Carbide (SiC) Devices [J].
Laird, Ian ;
Yuan, Xibo ;
Scoltock, James ;
Forsyth, Andrew J. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (04) :2913-2932
[9]  
LI J, 2001, P IEEE IND APPL SOC, P2203
[10]  
Marian K. K., 2014, High-Frequency Magnetic Components, V2nd