New Metrics for the Reliability of Approximate and Probabilistic Adders

被引:389
|
作者
Liang, Jinghang [1 ]
Han, Jie [1 ]
Lombardi, Fabrizio [2 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
Adders; inexact computing; reliability; error masking; approximate logic; imprecise arithmetic; mean error distance; normalized error distance; power; energy efficiency; LOGIC;
D O I
10.1109/TC.2012.146
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Addition is a fundamental function in arithmetic operation; several adder designs have been proposed for implementations in inexact computing. These adders show different operational profiles; some of them are approximate in nature while others rely on probabilistic features of nanoscale circuits. However, there has been a lack of appropriate metrics to evaluate the efficacy of various inexact designs. In this paper, new metrics are proposed for evaluating the reliability as well as the power efficiency of approximate and probabilistic adders. Reliability is analyzed using the so-called sequential probability transition matrices (SPTMs). Error distance (ED) is initially defined as the arithmetic distance between an erroneous output and the correct output for a given input. The mean error distance (MED) and normalized error distance (NED) are then proposed as unified figures that consider the averaging effect of multiple inputs and the normalization of multiple-bit adders. It is shown that the MED is an effective metric for measuring the implementation accuracy of a multiple-bit adder and that the NED is a nearly invariant metric independent of the size of an adder. The MED is, therefore, useful in assessing the effectiveness of an approximate or probabilistic adder implementation, while the NED is useful in characterizing the reliability of a specific design. Since inexact adders are often used for saving power, the product of power and NED is further utilized for evaluating the tradeoffs between power consumption and precision. Although illustrated using adders, the proposed metrics are potentially useful in assessing other arithmetic circuit designs for applications of inexact computing.
引用
收藏
页码:1760 / 1771
页数:12
相关论文
共 50 条
  • [41] Test and Reliability in Approximate Computing
    Anghel, Lorena
    Benabdenbi, Mounir
    Bosio, Alberto
    Vatajelu, Elena Ioana
    PROCEEDINGS OF THE 2017 IEEE 22ND INTERNATIONAL MIXED-SIGNALS TEST WORKSHOP (IMSTW), 2017,
  • [42] Test and Reliability in Approximate Computing
    Lorena Anghel
    Mounir Benabdenbi
    Alberto Bosio
    Marcello Traiola
    Elena Ioana Vatajelu
    Journal of Electronic Testing, 2018, 34 : 375 - 387
  • [43] Probabilistic Mapping of Stability and Reliability in Microgrids - A Bayesian Interpretation
    Song, Yubo
    Sahoo, Subham
    Yang, Yongheng
    Blaabjerg, Frede
    2023 25TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, EPE'23 ECCE EUROPE, 2023,
  • [44] A comparative study on performance and reliability of 32-bit binary adders
    Bahadori, Milad
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    INTEGRATION-THE VLSI JOURNAL, 2016, 53 : 54 - 67
  • [45] Accuracy Improved Low-Energy Multi-Bit Approximate Adders in QCA
    Perri, S.
    Spagnolo, F.
    Frustaci, F.
    Corsonello, P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (11) : 3456 - 3460
  • [46] Stochastic TDC Using Common-Mode Time Dithering and Passive Approximate Adders
    Su, Shiyu
    Zhang, Qiaochu
    Biswas, Baishakhi Rani
    Gupta, Sandeep K.
    Chen, Mike Shuo-Wei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (04) : 1223 - 1235
  • [47] Input Distribution Aware Library of Approximate Adders Based on Memristor-Aided Logic
    Jha, Chandan Kumar
    Ahmadi-Pour, Sallar
    Drechsler, Rolf
    PROCEEDINGS OF THE 37TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, VLSID 2024 AND 23RD INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, ES 2024, 2024, : 577 - 582
  • [48] Probabilistic Fatigue and Reliability Simulation
    Halfpenny, A.
    Chabod, A.
    Czapski, P.
    Aldred, J.
    Munson, K.
    Bonato, M.
    FATIGUE DESIGN 2019, INTERNATIONAL CONFERENCE ON FATIGUE DESIGN, 8TH EDITION, 2019, 19 : 150 - 167
  • [49] Design of High Speed, Energy, and Area Efficient Spin-Based Hybrid MTJ/CMOS and CMOS Only Approximate Adders
    Gulafshan
    Khan, Mohd. Arqam
    Hasan, Mohd.
    IEEE TRANSACTIONS ON MAGNETICS, 2022, 58 (05)
  • [50] DrAx: An Automatic Approach to Designing More Precise and Energy-Efficient Approximate Adders
    Rezaalipour, Morteza
    Tajasob, Sarvenaz
    Dehyadegari, Masoud
    Bojnordi, Mahdi Nazm
    2018 CSI INTERNATIONAL SYMPOSIUM ON REAL-TIME AND EMBEDDED SYSTEMS AND TECHNOLOGIES (RTEST), 2018, : 8 - 15