Electro-thermal high-level modeling of integrated circuits

被引:6
|
作者
Krencker, J. C. [1 ]
Kammerer, J. B. [1 ]
Herve, Y. [1 ]
Hebrard, L. [1 ]
机构
[1] InESS, F-67037 Strasbourg 2, France
关键词
Electro-thermal; High-level model; 3D IC; Verilog-A; VHDL-AMS; CAD;
D O I
10.1016/j.mejo.2014.02.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Operating temperature and temperature gradients are of critical concern in the design of planar integrated circuits (ICs) and are bound to be exacerbated in the upcoming 3D technologies. However, a thermal aware design of ICs allows thermal issues to be kept to the minimum. Previously, a simulator integrated in the Cadence environment that allows electro-thermal simulations to be carried out at a transistor level has been presented. Since this simulator is based on the use of the Verilog - A (R) hardware description language, electrothermal simulation can be performed as long as high-level electro-thermal models are provided. In this paper, a methodology used to build such high-level electro-thermal models compliant with this simulator is detailed and simulation results at low and high level are compared. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:491 / 499
页数:9
相关论文
共 50 条
  • [41] Multi-Level Electro-Thermal Modeling for Circuit Simulation of Packaged Power Devices
    Castellazzi, A.
    Ciappa, M.
    2008 IEEE 11TH WORKSHOP ON CONTROL AND MODELING FOR POWER ELECTRONICS, 2008, : 93 - 98
  • [42] Thermal effects and electro-thermal modeling in power bipolar transistors
    Breglio, G
    Pica, S
    Spirito, P
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 383 - 390
  • [43] An effective thermal circuit model for electro-thermal simulation of SOI analog circuits
    Cheng, Ming-C.
    Zhang, Kun
    SOLID-STATE ELECTRONICS, 2011, 62 (01) : 48 - 61
  • [44] Towards a Timing Attack Aware High-level Synthesis of Integrated Circuits
    Peter, Steffen
    Givargis, Tony
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 452 - 455
  • [45] OPERATIONS-RESEARCH IN THE HIGH-LEVEL SYNTHESIS OF INTEGRATED-CIRCUITS
    MARTIN, RS
    KNIGHT, JP
    COMPUTERS & OPERATIONS RESEARCH, 1993, 20 (08) : 845 - 856
  • [46] ADVANCED ELECTRO-THERMAL MODELING FOR SURFACE MOUNT RESISTORS
    Negrea, Calalin
    Svasta, Paul
    UNIVERSITY POLITEHNICA OF BUCHAREST SCIENTIFIC BULLETIN SERIES C-ELECTRICAL ENGINEERING AND COMPUTER SCIENCE, 2014, 76 (01): : 105 - 118
  • [47] Electro-thermal transport in disordered nanostructures: a modeling perspective
    Ducry, Fabian
    Aeschlimann, Jan
    Luisier, Mathieu
    NANOSCALE ADVANCES, 2020, 2 (07): : 2648 - 2667
  • [48] Electro-thermal modeling of large-surface OLED
    Kollar, E.
    Zolomy, I.
    Poppe, A.
    DTIP 2009: SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS, 2009, : 239 - 242
  • [49] The Effect of Convection on Electro-thermal Modeling of Whisker Shorting
    Jackson, Robert L.
    Crandall, Erika R.
    PROCEEDINGS OF THE 2019 65TH IEEE HOLM CONFERENCE ON ELECTRICAL CONTACTS (ELECTRICAL CONTACTS-2019), 2019, : 262 - 269
  • [50] Dynamic electro-thermal modeling for power device assemblies
    Cova, P.
    Bernardoni, M.
    Delmonte, N.
    Menozzi, R.
    MICROELECTRONICS RELIABILITY, 2011, 51 (9-11) : 1948 - 1953