A low-power and high-speed dynamic PLA circuit configuration for single-clock CMOS

被引:9
作者
Wang, CC [1 ]
Wu, CF [1 ]
Hwang, RT [1 ]
Kao, CH [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Taipei, Taiwan
关键词
high-speed; low-power; NOR-NOR PLA; single clock;
D O I
10.1109/81.774233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Certain logic functions such as the control units of VLSI processors are difficult to implement by random logic. Since the programmable logic arrays (PLA's) can implement almost any Boolean function, they have become popular devices in the realization of both combinational and sequential circuits. We present a low-power high-speed complementary-metal-oxide semiconductor (CMOS) circuit implementation of NOR-NOR PLA using a single-phased clock. Buffering static NAND gates are inserted between the NOR planes to erase the racing problem and shorten the duration of glitches such that the dynamic power is reduced in addition to the low static power dissipation, no ground switch, no charge sharing, and zero offset.
引用
收藏
页码:857 / 861
页数:5
相关论文
共 5 条