A low-power analog motion estimation processor for digital video coding

被引:7
|
作者
Panovic, M [1 ]
Demosthenous, A [1 ]
机构
[1] UCL, Dept Elect & Elect Engn, London WC1E 7JE, England
基金
英国工程与自然科学研究理事会;
关键词
analog signal processing; block-matching; low-power circuits; mismatch errors; motion estimation; video encoding;
D O I
10.1109/JSSC.2005.864111
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog circuit techniques can be beneficially applied to reduce the circuit complexity and power consumption of motion estimation processors for digital video encoding. However, analog circuits are sensitive to mismatch which affects motion estimaion. This paper presents the design of an analog motion estimation processor which overcomes these limitations. A novel architecture is described featuring pixel reuse and input offset error cancellation. The proof-of-concept realization was fabricated in 0.8-mu m CMOS, and operates on 4 X 4 pixel blocks and a search area of 8 x 8 pixels. However, the architecture is scalable to larger block sizes and more advanced technologies. Measured results for various QCIF video sequences at 15-f/s showed excellent PSNR performance. The prototype dissipates 0.9 mW of power from a single 3-V power supply and occupies an area of 0.95 mm(2). Energy consumption is 1.51 nJ per motion vector.
引用
收藏
页码:673 / 683
页数:11
相关论文
共 50 条
  • [1] Low-Power Architectures for Compressed Domain Video Coding Co-Processor
    Chen, Jie
    Liu, K. J. Ray
    IEEE TRANSACTIONS ON MULTIMEDIA, 2000, 2 (02) : 111 - 128
  • [2] A Low-Power Memory Architecture with Application-Aware Power Management for Motion & Disparity Estimation in Multiview Video Coding
    Zatt, Bruno
    Shafique, Muhammad
    Bampi, Sergio
    Henkel, Joerg
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 40 - 47
  • [3] An Efficient Motion Estimation Scheme with Low Complexity in Video Coding
    Yoon, Hyo-sun
    Kim, Mi-Young
    PROCEEDINGS OF THE 2015 10TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, 2015, : 198 - 201
  • [4] A low-power systolic array architecture for block-matching motion estimation
    Miyakoshi, J
    Murachi, Y
    Hamano, K
    Matsuno, T
    Miyama, M
    Yoshimoto, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 559 - 569
  • [5] Motion Estimation for Video Coding Standards
    Hsueh-Ming Hang
    Yung-Ming Chou
    Sheu-Chih Cheng
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 17 : 113 - 136
  • [6] An improved motion estimation criterion for temporal coding of video
    Mishra, Awanish Kumar
    Kohli, Narendra
    INTERNATIONAL JOURNAL OF COMPUTATIONAL SCIENCE AND ENGINEERING, 2022, 25 (03) : 308 - 314
  • [7] A comparative study of motion estimation for low bit rate video coding
    Du, C
    He, Y
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2000, PTS 1-3, 2000, 4067 : 1239 - 1249
  • [8] BLOCK SELECTIVE MOTION ESTIMATION FOR LOW-COMPLEXITY VIDEO CODING
    Schuchter, Arthur
    Uhl, Andreas
    2009 16TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 582 - 586
  • [9] A Novel Fast Search Motion Estimation Algorithm In Video Coding
    Alvar, Saeed Ranjbar
    Abdollahzadeh, Milad
    Seyedarabi, Hadi
    2014 IEEE 23RD INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2014, : 934 - 937
  • [10] Robust motion estimation on a low-power multi-core DSP
    Francisco D. Igual
    Guillermo Botella
    Carlos García
    Manuel Prieto
    Francisco Tirado
    EURASIP Journal on Advances in Signal Processing, 2013