Single-Event Transient Modeling in a 65-nm Bulk CMOS Technology Based on Multi-Physical Approach and Electrical Simulations

被引:58
作者
Hubert, Guillaume [1 ]
Artola, Laurent [1 ]
机构
[1] French Aerosp Lab ONERA, FR-31055 Toulouse, France
关键词
Charge sharing; design; MUSCA SEP3; quenching effect; SEE modeling; single event transient (SET); SET cartography; SET cross section; PULSE-WIDTHS; SOFT ERRORS; CELL UPSET; 130; NM; PREDICTION; COLLECTION; SRAMS;
D O I
10.1109/TNS.2013.2287299
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a SET predictive methodology based on coupled MUSCA SEP3 and electrical simulations (CADENCE tool). The method is validated by SET measurements on an inverters chain based on 65-nm bulk CMOS technology, and two designs were considered (respectively for same-well and separate-well designs). These methodologies have been validated in the case of 1000 inverters chain and for heavy ions and demonstrate the impact of the quenching effect. Furthermore, both the designs were considered and the analyses are consistent with experiments and this allows for identification of the quenching effect as the main mechanism responsible for the difference in SET sensitivity. However, the modeling approach can be also used for other logical cells or/and complex radiation environments, to determine SET cross sections, SET cartographies and SET characteristics. This method is applied to SEU analyses, i.e., SBU (Single Bit Upset) and MCU (Multiple Cell Upset) for 65-nm bulk SRAM memory and neutron/proton SET modeling.
引用
收藏
页码:4421 / 4429
页数:9
相关论文
共 36 条
[1]   The Effect of Layout Topology on Single-Event Transient Pulse Quenching in a 65 nm Bulk CMOS Process [J].
Ahlbin, J. R. ;
Gadlage, M. J. ;
Ball, D. R. ;
Witulski, A. W. ;
Bhuva, B. L. ;
Reed, R. A. ;
Vizkelethy, G. ;
Massengill, L. W. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) :3380-3385
[2]  
Ahlbin J. R., 2013, P IEEE REL PHYS S IR
[3]   Design techniques to reduce SET pulse widths in deep-submicron combinational logic [J].
Amusan, Oluwole A. ;
Massengill, Lloyd W. ;
Bhuva, Bharat L. ;
DasGupta, Sandeepan ;
Witulski, Arthur F. ;
Ahlbin, Jonathan R. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) :2060-2064
[4]   Charge collection and charge sharing in a 130 nm CMOS technology [J].
Amusan, Oluwole A. ;
Witulski, Arthur F. ;
Massengill, Lloyd W. ;
Bhuva, Bharat L. ;
Fleming, Patrick R. ;
Alles, Michael L. ;
Sternberg, Andrew L. ;
Black, Jeffrey D. ;
Schrimpf, Ronald D. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) :3253-3258
[5]  
Arnaud F., 2003, P 19 S VLSI TECHN KY, P342
[6]  
Artola L., 2013, P IEEE REL PHYS S IR
[7]   SEU Prediction From SET Modeling Using Multi-Node Collection in Bulk Transistors and SRAMs Down to the 65 nm Technology Node [J].
Artola, Laurent ;
Hubert, Guillaume ;
Warren, Kevin M. ;
Gaillardin, Marc ;
Schrimpf, Ronald D. ;
Reed, Robert A. ;
Weller, Robert A. ;
Ahlbin, Jonathan R. ;
Paillet, Philippe ;
Raine, Melanie ;
Girard, Sylvain ;
Duzellier, Sophie ;
Massengill, Lloyd W. ;
Bezerra, Francoise .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (03) :1338-1346
[8]   Layout Technique for Single-Event Transient Mitigation via Pulse Quenching [J].
Atkinson, Nicholas M. ;
Witulski, Arthur F. ;
Holman, W. Timothy ;
Ahlbin, Jonathan R. ;
Bhuva, Bharat L. ;
Massengill, Lloyd W. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (03) :885-890
[9]  
Baumann R, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P329, DOI 10.1109/IEDM.2002.1175845
[10]   Characterizing SRAM Single Event Upset in Terms of Single and Multiple Node Charge Collection [J].
Black, J. D. ;
Ball, D. R., II ;
Robinson, W. H. ;
Fleetwood, D. M. ;
Schrimpf, R. D. ;
Reed, R. A. ;
Black, D. A. ;
Warren, K. M. ;
Tipton, A. D. ;
Dodd, P. E. ;
Haddad, N. F. ;
Xapsos, M. A. ;
Kim, H. S. ;
Friendlich, M. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (06) :2943-2947