An energy reduced sampling technique applied to a 10b 1MS/s SAR ADC

被引:0
|
作者
Bindra, Harijot Singh [1 ]
Annema, Anne-Johan [1 ]
Louwsma, Simon M. [2 ]
van Tuijl, Ed J. M. [2 ]
Nauta, Bram [1 ]
机构
[1] Univ Twente, Integrated Circuit Design, Enschede, Netherlands
[2] Teledyne DALSA, Enschede, Netherlands
关键词
Nyquist sampling; input driver; SAR; adiabatic; SNDR; SFDR; Walden Figure-of-Merit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-bit 1MS/s SAR ADC in 65nm CMOS is presented that introduces an Energy-Reduced-Sampling (ERS) technique to reduce the input drive energy for Nyquist rate ADCs. Our ADC occupies an area of 0.048 mm(2), and achieves an SFDR of 67 dB, an SNDR of 56 dB at up-to 1MS/s and 3.2 mu W power consumption, yielding a Walden Figure of Merit, FoM(w) of 5.9fJ/conversion-step. Using ERS, the peak sampling current and hence the input drive power is reduced by a factor 1.5 as compared to conventional sampling (CS). Considering an ideal Class A operation for the circuit driving the ADC, this translates into a minimum driver power consumption of 80 mu W for our ERS based ADC whereas it is 135 mu W for the conventional sampling, both much larger than the ADC power consumption of 3.2 mu W.
引用
收藏
页码:235 / 238
页数:4
相关论文
共 50 条
  • [1] A 10b 1MS/s 0.5mW SAR ADC with Double Sampling Technique
    Lee, Tagjong
    Kim, Moo-Young
    Kim, Yongtae
    Pham, Phi-Hung
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 512 - +
  • [2] A 10b 1MS/s-to-10MS/s 0.11um CMOS SAR ADC for Analog TV Applications
    Nam, Sang-Pil
    Kim, Yong-Min
    Hwang, Dong-Hyun
    Kim, Hyo-Jin
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 124 - 127
  • [3] A 10b 120MS/s SAR ADC with Reference Ripple Cancellation Technique
    Tang, Xiyuan
    Shen, Yi
    Shen, Linxiao
    Zhao, Wenda
    Zhu, Zhangming
    Sathe, Visvesh
    Sun, Nan
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
  • [4] A 10-bit 1 MS/s segmented Dual-Sampling SAR ADC with reduced switching energy
    Rikan, Behnam Samadpoor
    Abbasizadeh, Hamed
    Park, Young-Jun
    Kang, Hye-Yeong
    Kim, SangYun
    Pu, YoungGun
    Lee, Minjae
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 70 : 89 - 96
  • [5] A 10b 42MS/s SAR ADC with Power Efficient Design
    Hu Hongfei
    Liu Yihua
    Li Xiaopeng
    Zhang Youtao
    Guo Yufeng
    Gao Hao
    Zhang Yi
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 1 - 4
  • [6] A 10b 250MS/s SAR ADC with Speed-Enhanced SAR Logic and Free Time More Than a Half of Sampling Period
    Zhang, Shumin
    Cao, Yuefeng
    Ye, Fan
    Ren, Junyan
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [7] Design of 10b SAR ADC for Biomedical Applications
    Moni, D. Jackuline
    Jose, Shilpa Maria
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 276 - 281
  • [8] A 12-bit 10-MS/s SAR ADC with a weighted sampling time technique applied to C-DAC
    Min-Soo Shim
    Min-Seung Kang
    Jongwhan Lee
    Kwang Yoon
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 639 - 646
  • [9] A 12-bit 10-MS/s SAR ADC with a weighted sampling time technique applied to C-DAC
    Shim, Min-Soo
    Kang, Min-Seung
    Lee, Jongwhan
    Yoon, Kwang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (03) : 639 - 646
  • [10] A 10b 160-MS/s Domino-SAR ADC in 90nm CMOS
    Chung, Yung-Hui
    Yeh, Hsuan-Chih
    Chang, Che-Wei
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 76 - 77