A DLL-Supported, Low Phase Noise Fractional-N PLL With a Wideband VCO and a Highly Linear Frequency Ramp Generator for FMCW Radars

被引:44
作者
Ng, Herman Jalli [1 ]
Fischer, Alexander [1 ]
Feger, Reinhard [1 ]
Stuhlberger, Rainer [2 ]
Maurer, Linus [3 ]
Stelzer, Andreas [1 ,4 ]
机构
[1] Johannes Kepler Univ Linz, Christian Doppler Lab Integrated Radar Sensors, A-4040 Linz, Austria
[2] Danube Integrated Circuit Engn, A-4040 Linz, Austria
[3] Univ Armed Forces Munich, Inst Microelect & Circuit Design, D-85577 Neubiberg, Germany
[4] Johannes Kepler Univ Linz, Inst Commun Engn & RF Syst, A-4040 Linz, Austria
关键词
Delay-locked loop; frequency multiplier; frequency synthesizer; frequency-modulated continuous wave radar; linearity; phase noise; phase-locked loop; 77-GHz radar; voltage-controlled delay line; voltage-controlled oscillator; TRANSCEIVER;
D O I
10.1109/TCSI.2013.2265966
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a frequency synthesizer for frequency-modulated continuous wave (FMCW) radars, operating in combination with a frequency multiplier, at 77 GHz. The fractional-N phase-locked loop (PLL)-based synthesizer is equipped with a wideband voltage-controlled oscillator, which is realized with CMOS transistors in a current-reuse technique, and a delay-locked loop (DLL). Utilized as a frequency multiplier for the reference signal, the DLL improves both the phase noise performance of the PLL and the linearity of the frequency sweep generated by the PLL. Two types of voltage-controlled delay lines used in the DLL are also introduced and compared in this paper. Both show a good performance in terms of phase noise and can be easily realized in a standard CMOS technology. The false-lock issue of the DLL is also discussed and a solution is proposed. Furthermore, a frequency multiplier is used to multiply the output frequency of the PLL by a multiplication factor of 18. This architecture enables an increase in the target resolution and an improvement in the accuracy of the measurements of FMCW radars.
引用
收藏
页码:3289 / 3302
页数:14
相关论文
共 30 条
  • [1] [Anonymous], 1988, RADAR HDB
  • [2] Banerjee D., 2006, PLL performance, simulation and design
  • [3] Beasley P. D. L., 2006, P 36 EUR MICR C EUMA, P1810
  • [4] SiGe bipolar technology for automotive radar applications
    Böck, J
    Schäfer, H
    Aufinger, K
    Stengl, R
    Boguth, S
    Schreiter, R
    Rest, M
    Knapp, H
    Wurzer, M
    Perndl, W
    Böttner, T
    Meister, TF
    [J]. PROCEEDING OF THE 2004 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2004, : 84 - 87
  • [5] Chang RC, 2000, ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V, P701, DOI 10.1109/ISCAS.2000.857586
  • [6] A 900-MHz local oscillator using a DLL-based frequency multiplier technique for PCS applications
    Chien, G
    Gray, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) : 1996 - 1999
  • [7] Egan W.F., 1981, FREQUENCY SYNTHESIS
  • [8] A low-power multiplying DLL for low-jitter multigigahertz clock generation in highly integrated digital chips
    Farjad-Rad, R
    Dally, W
    Ng, HT
    Senthinathan, R
    Lee, MJE
    Rathi, R
    Poulton, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1804 - 1812
  • [9] Fischer A, 2011, EUR MICROW CONF, P1316
  • [10] A 77-GHz SiGe Frequency Multiplier (x18) for Radar Transceivers
    Fischer, Alexander
    Starzer, Florian
    Forstner, Hans-Peter
    Kolmhofer, Erich
    Stelzer, Andreas
    [J]. 2010 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2010, : 73 - 76