High-performance approximate half and full adder cells using NAND logic gate

被引:18
作者
Waris, Haroon [1 ]
Wang, Chenghua [1 ]
Liu, Weiqiang [1 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll Elect & Informat Engn, Nanjing 210016, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS; NAND; RCA; NMED; PDP; SPECULATIVE ADDITION; POWER; DESIGN; ERROR;
D O I
10.1587/elex.16.20190043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, NAND-based approximate half adder (NHAx) and full adder (NFAx) cells are proposed for low power approximate adders. NHAx and NFAx architectures are built using NAND logic gate which has a minimal normalized gate delay among all the CMOS based integrated circuit digital logic family; therefore, an improvement of 29% in the critical path delay is achieved. For the performance evaluation, 8-bit ripple carry adder (RCA) is then built using proposed cells. RCA-NFAx shows a good power-efficiency trade-off when both power delay product and error metric NMED are considered with reference to the previous approximate 1-bit FA based RCA designs.
引用
收藏
页数:3
相关论文
共 30 条
[1]  
Almurib HAF, 2016, DES AUT TEST EUROPE, P660
[2]  
Angizi S, 2017, INT SYM QUAL ELECT, P391, DOI 10.1109/ISQED.2017.7918347
[3]   Approximate Computing in MOS/Spintronic Non-Volatile Full-Adder [J].
Cai, Hao ;
Wang, You ;
Naviner, Lirida A. B. ;
Wang, Zhaohao ;
Zhao, Weisheng .
PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, :203-208
[4]  
Chippa V. K., 2013, P 50 ACM EDAC IEEE D, P1, DOI [DOI 10.1145/2463209.2488873, 10.1145/2463209.2488873]
[5]   Efficient embedded computing [J].
Dally, William J. ;
Balfour, James ;
Black-Shaffer, David ;
Chen, James ;
Harting, R. Curtis ;
Parikh, Vishal ;
Park, Jongsoo ;
Sheffield, David .
COMPUTER, 2008, 41 (07) :27-+
[6]  
Du K, 2012, DES AUT TEST EUROPE, P1257
[7]   Low-Power Digital Signal Processing Using Approximate Adders [J].
Gupta, Vaibhav ;
Mohapatra, Debabrata ;
Raghunathan, Anand ;
Roy, Kaushik .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) :124-137
[8]  
Han JM, 2013, IEEE INT C SYST BIOL, P1, DOI 10.1109/ISB.2013.6623783
[9]  
Hu JJ, 2015, DES AUT TEST EUROPE, P1449
[10]  
Jiang H., 2017, ACM J EMERG TECH COM, V13, P1, DOI DOI 10.1145/3094124