Retention Testing Methodology for STTRAM

被引:7
作者
Iyengar, Anirudh [1 ]
Ghosh, Swaroop [2 ]
Srinivasan, Srikant [3 ]
机构
[1] Univ S Florida, Comp Sci & Engn, Tampa, FL USA
[2] Univ S Florida, Tampa, FL 33620 USA
[3] Iowa State Univ, Ames, IA 33620 USA
基金
美国国家科学基金会;
关键词
Burn-In; Design-for-Test; Stochastic-LLG; STTRAM;
D O I
10.1109/MDAT.2016.2591554
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A design-for-test (DFT) solution to reduce the test time by incorporating a weak write test mode to effectively screen the weak bits from other strong bits is proposed for spin-torque transfer RAM (STTRAM). During burn-in, the chip's temperature is increased to 125°C. The retention time is tested under this condition for multiple iterations to account for stochastic retention. The advantage of testing the retention time during burnin is that it allows an accurate control of the temperature and hence an accurate retention time measurement. Test after burn-in scenario only tests good chips for their retention, thus reducing the impact on the time-to-market. The retention time search is determined by performing write and read operation multiple times with different retention intervals to lower the retention time which allows to test under low-power conditions and with lower test times. Due to the highly compressed test time of the proposed approach we are able to accommodate a reasonable number of iterations in the same test time as compared to the traditional approach, to obtain the worst case retention time.
引用
收藏
页码:7 / 15
页数:9
相关论文
共 50 条
  • [41] A Universal Test Access Port Controller Circuit Design for Chiplet Testing
    Cai, Zhikuang
    Zhou, Guopeng
    Song, Jian
    Wang, Zixuan
    Guo, Yufeng
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2023, 45 (05) : 1593 - 1601
  • [42] Testing Technologies for Analog/Mixed-Signal Circuits in IoT Era
    Kobayashi H.
    Kuwana A.
    Wei J.
    Tsukiji N.
    Zhao Y.
    IEEJ Transactions on Electronics, Information and Systems, 2021, 141 (01) : 1 - 12
  • [43] A Dual-Retention Time Architecture towards Secure and High Performance STT-RAM Main Memory Subsystem
    Lee, Taemin
    Yoo, Sungjoo
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 313 - 314
  • [44] New BIST Schemes for Structural Testing of Pipelined Analog to Digital Converters
    Eduardo J. Peralías
    Adoración Rueda
    José L. Huertas
    Journal of Electronic Testing, 2001, 17 : 373 - 383
  • [45] THERMAL VERIFICATION TESTING OF COMMERCIAL PRINTED-CIRCUIT BOARDS FOR SPACEFLIGHT
    FOSTER, WM
    PROCEEDINGS ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 1992, (SYM): : 189 - 195
  • [46] STRUCTURE AND TECHNIQUE FOR PSEUDORANDOM-BASED TESTING OF SEQUENTIAL-CIRCUITS
    MURADALI, F
    NISHIDA, T
    SHIMIZU, T
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 6 (01): : 107 - 115
  • [47] New BIST schemes for structural testing of pipelined analog to digital converters
    Peralías, EJ
    Rueda, A
    Huertas, JL
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (05): : 373 - 383
  • [48] DAMUS: Dynamic Allocation based on Write Frequency in MUlti-Retention STT-RAM based Last Level Caches
    Baranwal, Mayank
    Chugh, Udbhav
    Dalal, Shivang
    Agarwal, Sukarn
    Kapoor, Hemangee K.
    PROCEEDINGS OF THE 2021 TWENTY SECOND INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2021), 2021, : 469 - 475
  • [49] Random jitter testing using low tap-count delay lines
    Huang, JL
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 100 - 105