Retention Testing Methodology for STTRAM

被引:7
作者
Iyengar, Anirudh [1 ]
Ghosh, Swaroop [2 ]
Srinivasan, Srikant [3 ]
机构
[1] Univ S Florida, Comp Sci & Engn, Tampa, FL USA
[2] Univ S Florida, Tampa, FL 33620 USA
[3] Iowa State Univ, Ames, IA 33620 USA
基金
美国国家科学基金会;
关键词
Burn-In; Design-for-Test; Stochastic-LLG; STTRAM;
D O I
10.1109/MDAT.2016.2591554
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A design-for-test (DFT) solution to reduce the test time by incorporating a weak write test mode to effectively screen the weak bits from other strong bits is proposed for spin-torque transfer RAM (STTRAM). During burn-in, the chip's temperature is increased to 125°C. The retention time is tested under this condition for multiple iterations to account for stochastic retention. The advantage of testing the retention time during burnin is that it allows an accurate control of the temperature and hence an accurate retention time measurement. Test after burn-in scenario only tests good chips for their retention, thus reducing the impact on the time-to-market. The retention time search is determined by performing write and read operation multiple times with different retention intervals to lower the retention time which allows to test under low-power conditions and with lower test times. Due to the highly compressed test time of the proposed approach we are able to accommodate a reasonable number of iterations in the same test time as compared to the traditional approach, to obtain the worst case retention time.
引用
收藏
页码:7 / 15
页数:9
相关论文
共 50 条
  • [31] Testing for missing-gate faults in reversible circuits
    Hayes, JP
    Polian, I
    Becker, B
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 100 - 105
  • [32] A Novel Hybrid Last Level Cache Based on Multi-retention STT-RAM Cells
    Zhang, Hongguang
    Zhang, Minxuan
    Zhao, Zhenyu
    Tian, Shuo
    ADVANCED COMPUTER ARCHITECTURE, ACA 2016, 2016, 626 : 28 - 39
  • [33] Multiple scan chain design for two-pattern testing
    Polian, I
    Becker, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (01): : 37 - 48
  • [34] Multiple Scan Chain Design for Two-Pattern Testing
    Ilia Polian
    Bernd Becker
    Journal of Electronic Testing, 2003, 19 : 37 - 48
  • [35] Challenges and solutions for high-volume testing of silicon photonics
    Polster, Robert
    Dai, Liang Yuan
    Oikonomou, Michail
    Cheng, Qixiang
    Rumley, Sebastien
    Bergman, Keren
    SILICON PHOTONICS XIII, 2018, 10537
  • [36] Multiple scan chain design for two-pattern testing
    Polian, I
    Becker, B
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 88 - 93
  • [37] A Nonintrusive Machine Learning-Based Test Methodology for Millimeter-Wave Integrated Circuits
    Cilici, Florent
    Barragan, Manuel J.
    Lauga-Larroze, Estelle
    Bourdel, Sylvain
    Leger, Gildas
    Vincent, Loic
    Mir, Salvador
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2020, 68 (08) : 3565 - 3579
  • [38] A New High-efficient Burn-in Screening Methodology Applied in Automotive Integrated Circuits Reliability
    Sheng, Yalan
    Gao, Yining
    Sun, Niuyi
    Lin, Shaobing
    Lin, Xinyi
    Yang, Dan
    Mei, Na
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [39] ABACa: Access Based Allocation on Set Wise Multi-Retention in STT-RAM Last Level Cache
    Agarwal, Sukarn
    Chakraborty, Shounak
    2021 IEEE 32ND INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2021), 2021, : 171 - 174
  • [40] Organic solar cells with near 100% efficiency retention after initial burn-in loss and photo-degradation
    Upama, Mushfika Baishakhi
    Elumalai, Naveen Kumar
    Mahmud, Md Arafat
    Sun, Heng
    Wang, Dian
    Chan, Kah Howe
    Wright, Matthew
    Xu, Cheng
    Uddin, Ashraf
    THIN SOLID FILMS, 2017, 636 : 127 - 136