共 50 条
- [31] Testing for missing-gate faults in reversible circuits 13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 100 - 105
- [32] A Novel Hybrid Last Level Cache Based on Multi-retention STT-RAM Cells ADVANCED COMPUTER ARCHITECTURE, ACA 2016, 2016, 626 : 28 - 39
- [33] Multiple scan chain design for two-pattern testing JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (01): : 37 - 48
- [34] Multiple Scan Chain Design for Two-Pattern Testing Journal of Electronic Testing, 2003, 19 : 37 - 48
- [35] Challenges and solutions for high-volume testing of silicon photonics SILICON PHOTONICS XIII, 2018, 10537
- [36] Multiple scan chain design for two-pattern testing 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 88 - 93
- [38] A New High-efficient Burn-in Screening Methodology Applied in Automotive Integrated Circuits Reliability 2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
- [39] ABACa: Access Based Allocation on Set Wise Multi-Retention in STT-RAM Last Level Cache 2021 IEEE 32ND INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2021), 2021, : 171 - 174