Retention Testing Methodology for STTRAM

被引:7
|
作者
Iyengar, Anirudh [1 ]
Ghosh, Swaroop [2 ]
Srinivasan, Srikant [3 ]
机构
[1] Univ S Florida, Comp Sci & Engn, Tampa, FL USA
[2] Univ S Florida, Tampa, FL 33620 USA
[3] Iowa State Univ, Ames, IA 33620 USA
基金
美国国家科学基金会;
关键词
Burn-In; Design-for-Test; Stochastic-LLG; STTRAM;
D O I
10.1109/MDAT.2016.2591554
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A design-for-test (DFT) solution to reduce the test time by incorporating a weak write test mode to effectively screen the weak bits from other strong bits is proposed for spin-torque transfer RAM (STTRAM). During burn-in, the chip's temperature is increased to 125°C. The retention time is tested under this condition for multiple iterations to account for stochastic retention. The advantage of testing the retention time during burnin is that it allows an accurate control of the temperature and hence an accurate retention time measurement. Test after burn-in scenario only tests good chips for their retention, thus reducing the impact on the time-to-market. The retention time search is determined by performing write and read operation multiple times with different retention intervals to lower the retention time which allows to test under low-power conditions and with lower test times. Due to the highly compressed test time of the proposed approach we are able to accommodate a reasonable number of iterations in the same test time as compared to the traditional approach, to obtain the worst case retention time.
引用
收藏
页码:7 / 15
页数:9
相关论文
共 50 条
  • [1] Enduring Non-Volatile L1 Cache Using Low-Retention-Time STTRAM Cells
    Rabiee, Farzane
    Kajouyan, Mostafa
    Estiri, Newsha
    Fluech, Jordan
    Fazeli, Mahdi
    Patooghy, Ahmad
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 322 - 327
  • [2] Droop Mitigating Last Level Cache Architecture for STTRAM
    Aluru, Radha Krishna
    Ghosh, Swaroop
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 262 - 265
  • [3] Self-Correcting STTRAM under Magnetic Field Attacks
    Jang, Jae-Won
    Park, Jongsun
    Ghosh, Swaroop
    Bhunia, Swarup
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [4] Impact of Process-Variations in STTRAM and Adaptive Boosting for Robustness
    Motaman, Seyedhamidreza
    Ghosh, Swaroop
    Rathi, Nitin
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1431 - 1436
  • [5] A Novel Slope Detection Technique for Robust STTRAM Sensing
    Motaman, Seyedhamidreza
    Ghosh, Swaroop
    Kulkarni, Jaydeep P.
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 7 - 12
  • [6] Replacing eFlash with STTRAM in IoTs: Security Challenges and Solutions
    Asmit De
    Mohammad Nasim Imtiaz Khan
    Jongsun Park
    Swaroop Ghosh
    Journal of Hardware and Systems Security, 2017, 1 (4) : 328 - 339
  • [7] Side Channel Attacks on STTRAM and Low-Overhead Countermeasures
    Iyengar, Anirudh
    Ghosh, Swaroop
    Rathi, Nitin
    Naeimi, Helia
    2016 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2016, : 141 - 146
  • [8] Cache Bypassing and Checkpointing to Circumvent Data Security Attacks on STTRAM
    Motaman, Seyedhamidreza
    Ghosh, Swaroop
    Rathi, Nitin
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2019, 7 (02) : 262 - 270
  • [9] Side-Channel Attack on STTRAM based Cache for Cryptographic Application
    Khan, Mohammad Nasim Imtiaz
    Bhasin, Shivam
    Yuan, Alex
    Chattopadhyay, Anupam
    Ghosh, Swaroop
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 33 - 40
  • [10] A Write-Aware STTRAM-Based Register File Architecture for GPGPU
    Wang, Jue
    Xie, Yuan
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2015, 12 (01)