QCA-Based RAM Design Using a Resilient Reversible Gate with Improved Performance

被引:9
作者
Singh, Rupali [1 ]
Sharma, Devendra Kumar [1 ]
机构
[1] SRM Inst Sci & Technol, Dept Elect & Commun Engn, NCR Campus, Ghaziabad 201204, India
关键词
RAM; reversible logic; QCA; D latch; power analysis; testing; DOT CELLULAR-AUTOMATA; FULL ADDER DESIGN; D FLIP-FLOP; EFFICIENT; DISSIPATION; ENERGY;
D O I
10.1142/S0218126620502096
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic and Quantum dot cellular automata are the prospective pillars of quantum computing. These paradigms can potentially reduce the size and power of the future chips while simultaneously maintaining the high speed. RAM cell is a crucial component of computing devices. Design of a RAM cell using a blend of reversible logic and QCA technology will surpass the limitations of conventional RAM structure. This motivates us to explore the design of a RAM cell using reversible logic in QCA framework. The performance of a reversible circuit can be improved by utilizing a resilient reversible gate. This paper presents the design of QCA-based reversible RAM cell using an efficient, fault-tolerant and low power reversible gate. Initially, a novel reversible gate is proposed and implemented in QCA. The QCA layout of the proposed reversible gate is designed using a unique multiplexer circuit. Further, a comprehensive analysis of the gate is carried out for standard Boolean functions, cost function and power dissipation and it has been found that the proposed gate is 75.43% more cost-effective and 58.54% more energy-efficient than the existing reversible gates. To prove the inherent testability of the proposed gate, its rigorous testing is carried out against various faults and the proposed gate is found to be 69.2% fault-tolerant. For all the performance parameters, the proposed gate has performed considerably better than the existing ones. Furthermore, the proposed gate is explicitly used for designing reversible D latch and RAM cell, which are crucial modules of sequential logic circuits. The proposed latch is 45.4% more cost effective than the formerly reported D latch. The design of QCA-based RAM cell using reversible logic is novel and not reported earlier in the literature.
引用
收藏
页数:26
相关论文
共 53 条
  • [1] Optimized design and performance analysis of novel comparator and full adder in nanoscale
    Abdullah-Al-Shafi, Md.
    Bahar, Ali Newaz
    [J]. COGENT ENGINEERING, 2016, 3 (01):
  • [2] Memory Designing Using Quantum-Dot Cellular Automata: Systematic Literature Review, Classification and Current Trends
    Afrooz, Sonia
    Navimipour, Nima Jafari
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (12)
  • [3] Al Sha A., 2017, COGENT ENG, V9, P1
  • [4] Design and Verification of New n-Bit Quantum-Dot Synchronous Counters Using Majority Function-Based JK Flip-Flops
    Angizi, Shaahin
    Sayedsalehi, Samira
    Roohi, Arman
    Bagherzadeh, Nader
    Navi, Keivan
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (10)
  • [5] Design and evaluation of new majority gate-based RAM cell in quantum-dot cellular automata
    Angizi, Shaahin
    Sarmadi, Soheil
    Sayedsalehi, Samira
    Navi, Keivan
    [J]. MICROELECTRONICS JOURNAL, 2015, 46 (01) : 43 - 51
  • [6] Efficient and Robust SRAM Cell Design Based on Quantum-Dot Cellular Automata
    Azimi, Saeid
    Angizi, Shaahin
    Moaiyeri, Mohammad Hossein
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (03) : Q38 - Q45
  • [7] Toward Efficient Design of Flip-flops in Quantum-Dot Cellular Automata with Power Dissipation Analysis
    Bahar, Ali Newaz
    Laajimi, Radhouane
    Abdullah-Al-Shafi, Md.
    Ahmed, Kawsar
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2018, 57 (11) : 3419 - 3428
  • [8] A novel 3-input XOR function implementation in quantum dot-cellular automata with energy dissipation analysis
    Bahar, Ali Newaz
    Waheed, Sajjad
    Hossain, Nazir
    Asaduzzaman, Md.
    [J]. ALEXANDRIA ENGINEERING JOURNAL, 2018, 57 (02) : 729 - 738
  • [9] A new approach of presenting reversible logic gate in nanoscale
    Bahar, Ali Newaz
    Waheed, Sajjad
    Hossain, Nazir
    [J]. SPRINGERPLUS, 2015, 4
  • [10] LOGICAL REVERSIBILITY OF COMPUTATION
    BENNETT, CH
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1973, 17 (06) : 525 - 532