FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay

被引:1
作者
Pandey, Archana [1 ]
Kumar, Harsh [1 ]
Goyal, Praanshu [2 ]
Dasgupta, Sudeb [1 ]
Manhas, Sanjeev Kumar [1 ]
Bulusu, Anand [1 ]
机构
[1] IIT Roorkee, Elect & Commun Engn, Roorkee, Uttar Pradesh, India
[2] IIT Guwahati, Elect & Elect Engn, Gauhati, India
来源
2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2016年
关键词
capacitance; delay; FinFET; FinFET inverter chain; transition time; DOUBLE-GATE FINFET; CAPACITANCE;
D O I
10.1109/VLSID.2016.15
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FinFET circuits' performance suffers from high level of parasitics at short channel lengths despite their excellent intrinsic behavior. The effective values of a FinFET logic gate's input and parasitic capacitances (C-in,C-p) depend strongly on its terminal voltages due to strong gate controlled modulation of carrier densities in the low doped part of the extension region which shields gate-extension fringing field capacitance. Therefore, for developing a systematic circuit design methodology with best performance, it is very important to have a quantitative understanding of FinFET device parasitics, their dependence on circuit parameters and thereby impact on circuit delay. In this paper, we investigate the impact of this strong dependence of capacitances and its relationship with delay of a multi-stage logic circuit. For this, we study the influence of circuit parameters such as input and output transition times, inverter size ( no. of fins), load capacitance etc. on transient behavior of FinFET inverter chains. We explain that the trend of change in inverter chain delay with respect to driver-load ratio (NF1/NF2) and load (C-L) can be predicted if this phenomenon is considered.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [41] Design and Analysis of Static Random-Access Memory FinFET Circuit Using Self Controlled Voltage Level Controller
    Gadipudi, VishnuVardhan Rao
    Kavitha, A.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2023, 18 (08) : 905 - 914
  • [42] Aging Analysis and Anti-Aging Circuit Design of Strong-Arm Latch Circuits in 14 nm FinFET Technology
    Xu, Xin
    Li, Meng
    Shi, Yiqun
    Li, Yunpeng
    Zhu, Hao
    Sun, Qingqing
    ELECTRONICS, 2025, 14 (04):
  • [43] Performance Modeling of VIA-switch FPGA for Device-Circuit-Architecture Co-Optimization
    Higuchi, Tatsuhiro
    Ishihara, Tohru
    Onodera, Hidetoshi
    2018 31ST IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2018, : 112 - 117
  • [44] Design of quantum cost and delay optimized code converter using new reversible quantum circuit block (Qcb)
    Maity H.
    Banerjee S.
    Mistry R.
    Kundu P.
    Ojha K.
    Manwani P.
    Sen B.
    Verma I.
    Biswas A.
    Pal A.
    Bhattacharjee A.K.
    Micro and Nanosystems, 2021, 13 (01) : 119 - 123
  • [45] PVT Variations Aware Robust Transistor Sizing for Power-Delay Optimal CMOS Digital Circuit Design
    Gupta, Prateek
    Gourishetty, Shirisha
    Mandadapu, Harshini
    Abbas, Zia
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [46] Impact of Write Pulse and Process Variation on 22 nm FinFET-Based STT-RAM Design: A Device-Architecture Co-Optimization Approach
    Xu, Cong
    Zheng, Yang
    Niu, Dimin
    Zhu, Xiaochun
    Kang, Seung H.
    Xie, Yuan
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2015, 1 (04): : 195 - 206
  • [47] Delay/Power Modeling and Optimization of FinFET Circuit Modules under PVT Variations: Observing the Trends between the 22nm and 14nm Technology Nodes
    Tang, Aoxiang
    Gao, Xun
    Chen, Lung-Yen
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2016, 12 (04)
  • [48] Unveiling the Impact of Interfacial Trap Charges on Strained VS-FeFinFETs for Improved Reliability:Device to Circuit Level Assessment
    Verma, Kajal
    Chaujar, Rishu
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2025, 24 : 88 - 95
  • [49] Design insights into a junctionless nanosheet FET (JL-NSFET) for switching and Analog/RF applications: Device to circuit level assessment
    Bheemudu, Vadthya
    Vaithiyanathan, Dhandapani
    Kaur, Baljit
    MICROELECTRONICS JOURNAL, 2024, 149
  • [50] Physics-Based Device-Circuit Cooptimization Scheme for 7-nm Technology Node SRAM Design and Beyond
    Huo, Qiang
    Wu, Zhenhua
    Wang, Xingsheng
    Huang, Weixing
    Yao, Jiaxin
    Bu, Jianhui
    Zhang, Feng
    Li, Ling
    Liu, Ming
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (03) : 907 - 914