FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay

被引:1
作者
Pandey, Archana [1 ]
Kumar, Harsh [1 ]
Goyal, Praanshu [2 ]
Dasgupta, Sudeb [1 ]
Manhas, Sanjeev Kumar [1 ]
Bulusu, Anand [1 ]
机构
[1] IIT Roorkee, Elect & Commun Engn, Roorkee, Uttar Pradesh, India
[2] IIT Guwahati, Elect & Elect Engn, Gauhati, India
来源
2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2016年
关键词
capacitance; delay; FinFET; FinFET inverter chain; transition time; DOUBLE-GATE FINFET; CAPACITANCE;
D O I
10.1109/VLSID.2016.15
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FinFET circuits' performance suffers from high level of parasitics at short channel lengths despite their excellent intrinsic behavior. The effective values of a FinFET logic gate's input and parasitic capacitances (C-in,C-p) depend strongly on its terminal voltages due to strong gate controlled modulation of carrier densities in the low doped part of the extension region which shields gate-extension fringing field capacitance. Therefore, for developing a systematic circuit design methodology with best performance, it is very important to have a quantitative understanding of FinFET device parasitics, their dependence on circuit parameters and thereby impact on circuit delay. In this paper, we investigate the impact of this strong dependence of capacitances and its relationship with delay of a multi-stage logic circuit. For this, we study the influence of circuit parameters such as input and output transition times, inverter size ( no. of fins), load capacitance etc. on transient behavior of FinFET inverter chains. We explain that the trend of change in inverter chain delay with respect to driver-load ratio (NF1/NF2) and load (C-L) can be predicted if this phenomenon is considered.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [31] The Role of Geometry Parameters and Fin Aspect Ratio of Sub-20nm SOI-FinFET: An Analysis Towards Analog and RF Circuit Design
    Mohapatra, S. K.
    Pradhan, K. P.
    Singh, D.
    Sahu, P. K.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2015, 14 (03) : 546 - 554
  • [32] A Device-Circuit Aging Simulation Framework Integrating Trap-Based Models and Sensitivity Analysis for FinFET Technology
    Li, Yu
    Xue, Yongkang
    Sun, Zixuan
    Shen, Cong
    Ren, Pengpeng
    Ji, Zhigang
    Zhang, Lining
    Wang, Runsheng
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 206 - 212
  • [33] Design and implementation of a delay-optimized universal programmable routing circuit for FPGAs
    Wu Fang
    Zhang Huowen
    Lai Jinmei
    Wang Yuan
    Chen Liguang
    Duan Lei
    Tong Jiarong
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (06)
  • [34] Impact of process parameters on circuit performance for the 32 nm technology node
    Farcy, A.
    Gallitre, M.
    Arnal, V.
    Sellier, M.
    Guibe, L.
    Blampey, B.
    Bermond, C.
    Flechet, B.
    Torres, J.
    MICROELECTRONIC ENGINEERING, 2007, 84 (11) : 2738 - 2743
  • [35] Design and implementation of a delay-optimized universal programmable routing circuit for FPGAs
    吴方
    张火文
    来金梅
    王元
    陈利光
    段磊
    童家榕
    半导体学报, 2009, 30 (06) : 132 - 137
  • [36] Impact of Drain Voltage Coupling on Device and Circuit-Level Performance of Negative Capacitance Silicon Nanotube FET
    Moparthi, Sandeep
    Tiwari, Pramod Kumar
    Saramekala, Gopi Krishna
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 547 - 554
  • [37] Impact of Gate-Source Overlap on the Device/Circuit Analog Performance of Line TFETs
    Acharya, Abhishek
    Solanki, A. B.
    Glass, S.
    Zhao, Q. T.
    Anand, Bulusu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (09) : 4081 - 4086
  • [38] Design and Analysis of GaSb/Si Based Negative Capacitance TFET at the Device and Circuit Level
    Anas, Mohd
    Amin, S. Intekhab
    Beg, Mirza Tariq
    Anam, Aadil
    Chunn, Ankush
    Anand, Sunny
    SILICON, 2022, 14 (17) : 11951 - 11961
  • [39] Design and Analysis of Static Random-Access Memory FinFET Circuit Using Self Controlled Voltage Level Controller
    Gadipudi, VishnuVardhan Rao
    Kavitha, A.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2023, 18 (08) : 905 - 914
  • [40] Localized Thermal Effect of Sub-16nm FinFET Technologies and its Impact on Circuit Reliability Designs and Methodologies
    Sun, Yongsheng
    Zhan, Canhui
    Guo, Jianping
    Fu, Yiwei
    Li, Guangming
    Xia, Jun
    2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2015,