FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay

被引:1
|
作者
Pandey, Archana [1 ]
Kumar, Harsh [1 ]
Goyal, Praanshu [2 ]
Dasgupta, Sudeb [1 ]
Manhas, Sanjeev Kumar [1 ]
Bulusu, Anand [1 ]
机构
[1] IIT Roorkee, Elect & Commun Engn, Roorkee, Uttar Pradesh, India
[2] IIT Guwahati, Elect & Elect Engn, Gauhati, India
来源
2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2016年
关键词
capacitance; delay; FinFET; FinFET inverter chain; transition time; DOUBLE-GATE FINFET; CAPACITANCE;
D O I
10.1109/VLSID.2016.15
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FinFET circuits' performance suffers from high level of parasitics at short channel lengths despite their excellent intrinsic behavior. The effective values of a FinFET logic gate's input and parasitic capacitances (C-in,C-p) depend strongly on its terminal voltages due to strong gate controlled modulation of carrier densities in the low doped part of the extension region which shields gate-extension fringing field capacitance. Therefore, for developing a systematic circuit design methodology with best performance, it is very important to have a quantitative understanding of FinFET device parasitics, their dependence on circuit parameters and thereby impact on circuit delay. In this paper, we investigate the impact of this strong dependence of capacitances and its relationship with delay of a multi-stage logic circuit. For this, we study the influence of circuit parameters such as input and output transition times, inverter size ( no. of fins), load capacitance etc. on transient behavior of FinFET inverter chains. We explain that the trend of change in inverter chain delay with respect to driver-load ratio (NF1/NF2) and load (C-L) can be predicted if this phenomenon is considered.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [21] A Table-Based Approach to Study the Impact of Process Variations on FinFET Circuit Performance
    Thakker, Rajesh A.
    Sathe, Chaitanya
    Baghini, Maryam Shojaei
    Patil, Mahesh B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (04) : 627 - 631
  • [22] Towards Reliability-Aware Circuit Design in Nanoscale FinFET Technology - New-Generation Aging Model and Circuit Reliability Simulator
    Guo, Shaofeng
    Wang, Runsheng
    Yu, Zhuoqing
    Hao, Peng
    Ren, Pengpeng
    Wang, Yangyuan
    Liao, Siyu
    Huang, Chunyi
    Guo, Tianlei
    Chen, Alvin
    Xie, Jushan
    Huang, Ru
    2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 780 - 785
  • [23] Design of Main Circuit Parameters for Modular Multilevel Matrix Converter in LFAC System
    Zhang, Zheren
    Jin, Yanqiu
    Xu, Zheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (09) : 3864 - 3868
  • [24] A Simulation Study of NBTI Impact on 14-nm Node FinFET Technology for Logic Applications: Device Degradation to Circuit-Level Interaction
    Mishra, Subrat
    Amrouch, Hussam
    Joe, Jerin
    Dabhi, Chetan K.
    Thakor, Karansingh
    Chauhan, Yogesh S.
    Henkel, Joerg
    Mahapatra, Souvik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (01) : 271 - 278
  • [25] Operation-Aware Assist Circuit Design for Improved Write Performance of FinFET based SRAM
    Prajapati, Ekta
    Yadav, Nandakishor
    Pattanaik, Manisha
    Sharma, G. K.
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [26] A Novel Energy Efficient and Process Immune Schmitt Trigger Circuit Design Using FinFET Technology
    Mushtaq, Umayia
    Akram, Md Waseem
    Prasad, Dinesh
    Nagar, Bal Chand
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (05) : 387 - 394
  • [27] Design of Non-Volatile Asynchronous Circuit using CMOS-FDSOI/FinFET Technologies
    Bhimsaria, Nikunj
    Chaturvedi, Nitin
    Gurunarayanan, S.
    2016 INTERNATIONAL CONFERENCE ON COMPUTING, ANALYTICS AND SECURITY TRENDS (CAST), 2016, : 462 - 465
  • [28] Asymmetric Issues of FinFET Device after Hot Carrier Injection and Impact on Digital and Analog Circuits
    Ma, Chenyue
    Wang, Hao
    Zhang, Xiufang
    He, Frank
    He, Yadong
    Zhang, Xing
    Lin, Xinnan
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 432 - 436
  • [29] The impact of process variations on input impedance and mitigation using a circuit technique in FinFET-based LNA
    Suresh, D.
    Nagarajan, K. K.
    Srinivasan, R.
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (04)
  • [30] The impact of process variations on input impedance and mitigation using a circuit technique in FinFET-based LNA
    D.Suresh
    K.K.Nagarajan
    R.Srinivasan
    Journal of Semiconductors, 2015, (04) : 108 - 113