FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay

被引:1
|
作者
Pandey, Archana [1 ]
Kumar, Harsh [1 ]
Goyal, Praanshu [2 ]
Dasgupta, Sudeb [1 ]
Manhas, Sanjeev Kumar [1 ]
Bulusu, Anand [1 ]
机构
[1] IIT Roorkee, Elect & Commun Engn, Roorkee, Uttar Pradesh, India
[2] IIT Guwahati, Elect & Elect Engn, Gauhati, India
来源
2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2016年
关键词
capacitance; delay; FinFET; FinFET inverter chain; transition time; DOUBLE-GATE FINFET; CAPACITANCE;
D O I
10.1109/VLSID.2016.15
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FinFET circuits' performance suffers from high level of parasitics at short channel lengths despite their excellent intrinsic behavior. The effective values of a FinFET logic gate's input and parasitic capacitances (C-in,C-p) depend strongly on its terminal voltages due to strong gate controlled modulation of carrier densities in the low doped part of the extension region which shields gate-extension fringing field capacitance. Therefore, for developing a systematic circuit design methodology with best performance, it is very important to have a quantitative understanding of FinFET device parasitics, their dependence on circuit parameters and thereby impact on circuit delay. In this paper, we investigate the impact of this strong dependence of capacitances and its relationship with delay of a multi-stage logic circuit. For this, we study the influence of circuit parameters such as input and output transition times, inverter size ( no. of fins), load capacitance etc. on transient behavior of FinFET inverter chains. We explain that the trend of change in inverter chain delay with respect to driver-load ratio (NF1/NF2) and load (C-L) can be predicted if this phenomenon is considered.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [1] Impact of line edge roughness on the performance of 14-nm FinFET: Device-circuit Co-design
    Rathore, Rituraj Singh
    Rana, Ashwani K.
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 113 : 213 - 227
  • [2] FinFET based SRAM Design: A Survey on Device, Circuit, and Technology Issues
    Bayoumi, Magdy
    Dutta, Anandi
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 387 - 390
  • [3] Millimeter-Wave Vertical III-V Nanowire MOSFET Device-to-Circuit Co-Design
    Andric, Stefan
    Fhager, Lars Ohlsson
    Wernersson, Lars-Erik
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 : 434 - 440
  • [4] Gated-Diode FinFET DRAMs: Device and Circuit Design-Considerations
    Bhoj, Ajay N.
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2010, 6 (04)
  • [5] FinFET for mmWave - Technology and Circuit Design Challenges
    Callender, Steven
    Shin, Woorim
    Lee, Hyung-jin
    Pellerano, Stefano
    Hull, Christopher
    2018 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM (BCICTS), 2018, : 168 - 173
  • [6] Time-zero-variability and BTI impact on advanced FinFET device and circuit reliability
    Mukhopadhyay, Subhadeep
    Lee, Yung-Huei
    Lee, Jen-Hao
    MICROELECTRONICS RELIABILITY, 2018, 81 : 226 - 231
  • [7] Design optimization of junctionless bottom spacer tapered FinFET: Device to circuit level implementation
    Bhukya, Sunitha
    Nistala, Bheema Rao
    MICROELECTRONICS JOURNAL, 2023, 139
  • [8] Influence of Within-Die Transistor Characteristics Variation on FINFET Circuit Delay
    Pidin, Sergey
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (07) : 3276 - 3282
  • [9] Impact of Self-Heating on Negative-Capacitance FinFET: Device-Circuit Interaction
    Prakash, Om
    Pahwa, Girish
    Dabhi, Chetan K.
    Chauhan, Yogesh S.
    Amrouch, Hussam
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) : 1420 - 1424
  • [10] Low Power, Area Efficient FinFET Circuit Design
    Wang, Michael C.
    WCECS 2009: WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, VOLS I AND II, 2009, : 164 - 168