Extensible Open-Source Framework for Translating RTL VHDL IP Cores to SystemC

被引:0
|
作者
Abrar, Syed Saif [1 ,2 ]
Jenihhin, Maksim [2 ]
Raik, Jaan [2 ]
机构
[1] IBM Corp, Bangalore, Karnataka, India
[2] Tallinn Univ Technol, Tallinn, Estonia
来源
PROCEEDINGS OF THE 2013 IEEE 16TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS) | 2013年
关键词
VHDL; SystemC; RTL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SystemC has gained wide acceptance in the design of VLSI SoCs. At the same time there exists a large number of legacy IP cores described in VHDL whose reuse and integration into SystemC ecosystem is highly demanded. However, there is a lack of any standard approach in this regard. This paper proposes an open-source framework and methodology to convert RTL VHDL IP cores to cycle-accurate SystemC designs. The SystemC output is emphasized to be human-readable and providing for clear correspondence to the source VHDL code, thus allowing further manual code changes and debug. The described framework has been implemented based on an open-source zamiaCAD platform and has been successfully applied to translate various VHDL benchmark designs.
引用
收藏
页码:112 / 115
页数:4
相关论文
共 8 条
  • [1] An open-source VHDL IP library with plug&play configuration
    Gaisler, J
    BUILDING THE INFORMATION SOCIETY, 2004, 156 : 711 - 717
  • [2] An open-source tool for systemc to Verilog automatic translation
    Castillo, J.
    Huerta, P.
    Martinez, J. I.
    LATIN AMERICAN APPLIED RESEARCH, 2007, 37 (01) : 53 - 58
  • [3] Cryptography core implementation starting from Open-Source RTL
    Margineanu, Teodor
    Enescu, Horia-Razvan
    Vasile, Costin-Emanuel
    Enachescu, Marius
    2024 INTERNATIONAL SEMICONDUCTOR CONFERENCE, CAS 2024, 2024, : 253 - 256
  • [4] Virtual Prototyping of Open Source Heterogeneous Systems with an Open Source Framework Featuring SystemC MDVP Extensions
    Pecheux, Francois
    Andrade, Liliana
    Louerat, Marie-Minerve
    Bournias, Ilias
    Chotin, Roselyne
    Genius, Daniela
    PROCEEDINGS OF THE 2020 FORUM FOR SPECIFICATION AND DESIGN LANGUAGES (FDL), 2020,
  • [5] Open-Source HW/SW Co-Simulation Using QEMU and GHDL for VHDL-Based SoC Design
    Biagetti, Giorgio
    Falaschetti, Laura
    Crippa, Paolo
    Alessandrini, Michele
    Turchetti, Claudio
    ELECTRONICS, 2023, 12 (18)
  • [6] DRAMSys4.0: An Open-Source Simulation Framework for In-depth DRAM Analyses
    Lukas Steiner
    Matthias Jung
    Felipe S. Prado
    Kirill Bykov
    Norbert Wehn
    International Journal of Parallel Programming, 2022, 50 : 217 - 242
  • [7] DRAMSys4.0: An Open-Source Simulation Framework for In-depth DRAM Analyses
    Steiner, Lukas
    Jung, Matthias
    Prado, Felipe S.
    Bykov, Kirill
    Wehn, Norbert
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2022, 50 (02) : 217 - 242
  • [8] Design space exploration of an open-source, IP-reusable, scalable floating-point engine for embedded applications
    Brunelli, Claudio
    Campi, Fabio
    Mucci, Claudio
    Rossi, Davide
    Ahonen, Tapani
    Kylliainen, Jun
    Garzia, Fabio
    Nurmi, Jari
    JOURNAL OF SYSTEMS ARCHITECTURE, 2008, 54 (12) : 1143 - 1154