A flexible embedded SRAM compiler

被引:0
|
作者
Liu, Y [1 ]
Gao, ZQ [1 ]
He, XQ [1 ]
机构
[1] Tsing Hua Univ, Inst Microelect, Beijing, Peoples R China
来源
FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS | 2002年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
SRAM Compiler uses predefined building blocks or leaf cells and connectivity information to compile SRAMs of user-specified size. In this paper, a high-speed embedded SRAM Compiler is described. It is based on TSMC's 0.5 mum CMOS process. It can compile both single-port and dual-port SRAMs. SRAM is a completely synchronous architecture with a maximal capacity 16k* 69=1Mb bits. The compiler generates the layout, behavioral level models, schematic symbols, and a layout abstraction to place and route. The program in Skill language can automatically complete the creation of all the models in different levels. The SRAM Compiler has a friendly user interface. Users can specify the necessary parameters and then get all the results. The SRAM Compiler can be easily integrated into Cadence and other CAD frameworks.
引用
收藏
页码:474 / 476
页数:3
相关论文
共 50 条
  • [41] A low power embedded SRAM for wireless applications
    Cosemans, Stefan
    Dehaene, Wim
    Catthoor, Francky
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 291 - +
  • [42] Test algorithm and diagnosis implementation for embedded SRAM
    Chen Z.
    Su J.
    Wang Y.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (05): : 865 - 870
  • [43] The design and implementation of a power efficient embedded SRAM
    Chen Pinghua
    Liu Yijun
    Li Zhenkun
    ADVANCED COMPUTER TECHNOLOGY, NEW EDUCATION, PROCEEDINGS, 2007, : 838 - 842
  • [44] Descrambling of embedded SRAM using a laser probe
    Chef, S.
    Chua, C. T.
    Tay, J. Y.
    Siah, Y. W.
    Bhasin, S.
    Breier, J.
    Gan, C. L.
    2018 25TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2018,
  • [45] Design and implementation of a power efficient embedded SRAM
    Liu, Yijun
    Chen, Pinghua
    Wang, Wenyan
    Li, Zhenkun
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2007, 4644 : 86 - +
  • [46] Black-Box Leakage Power Modeling for Cell Library and SRAM Compiler
    Tseng, Chun-Kai
    Huang, Shi-Yu
    Weng, Chia-Chien
    Fang, Shan-Chien
    Chen, Ji-Jan
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 637 - 642
  • [47] ELI - A COMPLETE, FLEXIBLE COMPILER CONSTRUCTION SYSTEM
    GRAY, RW
    HEURING, VP
    LEVI, SP
    SLOANE, AM
    WAITE, WM
    COMMUNICATIONS OF THE ACM, 1992, 35 (02) : 121 - 131
  • [48] Compiler-Injected SIHFT for Embedded Operating Systems
    Baroffio, Davide
    Reghenzani, Federico
    PROCEEDINGS OF THE 20TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2023, CF 2023, 2023, : 337 - 343
  • [49] An Automatic Compiler Optimizations Selection Framework for Embedded Applications
    Hung, Shih-Hao
    Tu, Chia-Heng
    Lin, Huang-Sen
    Chen, Chi-Meng
    2009 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, PROCEEDINGS, 2009, : 381 - +
  • [50] ACOTES Project: Advanced Compiler Technologies for Embedded Streaming
    Harm Munk
    Eduard Ayguadé
    Cédric Bastoul
    Paul Carpenter
    Zbigniew Chamski
    Albert Cohen
    Marco Cornero
    Philippe Dumont
    Marc Duranton
    Mohammed Fellahi
    Roger Ferrer
    Razya Ladelsky
    Menno Lindwer
    Xavier Martorell
    Cupertino Miranda
    Dorit Nuzman
    Andrea Ornstein
    Antoniu Pop
    Sebastian Pop
    Louis-Noël Pouchet
    Alex Ramírez
    David Ródenas
    Erven Rohou
    Ira Rosen
    Uzi Shvadron
    Konrad Trifunović
    Ayal Zaks
    International Journal of Parallel Programming, 2011, 39 : 397 - 450