The development of a tapered silicon micro-micromachining process for 3D microsystems packaging

被引:21
作者
Ranganathan, N. [1 ,2 ]
Lee, D. Y. [1 ]
Ebin, L. [1 ]
Balasubramanian, N. [1 ]
Prasad, K. [3 ]
Pey, K. L. [2 ]
机构
[1] ASTAR, Inst Microelect, Singapore 117685, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Div Microelect, Singapore 639798, Singapore
[3] Auckland Univ Technol, Dept Elect & Elect Engn, Auckland 1142, New Zealand
关键词
D O I
10.1088/0960-1317/18/11/115028
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It has been shown that as the aspect ratio of through-silicon vias (TSV) increases, tapering of TSV structure greatly helps in achieving good sidewall coverage for dielectric, barrier and copper seed metal layers to eventually achieve a void-free copper via-filling by electroplating process. In the present work, a novel three-step tapered via etching process has been developed and demonstrated as a viable process for fabricating a void-free through-silicon copper interconnection structure. This paper discusses in great detail about the plasma etch mechanisms responsible for the step-by-step evolution of tapered silicon via the profile angle in the desirable range of 83-87 degrees. It is further shown that the above multi-step etch process enables the formation of void-free copper vias for via depths close to 300 mu m.
引用
收藏
页数:8
相关论文
共 23 条
[1]   A review of 3-D packaging technology [J].
Al-Sarawi, SF ;
Abbott, D ;
Franzon, PD .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (01) :2-14
[2]   A KINETIC-MODEL FOR PLASMA-ETCHING SILICON IN A SF6/O2 RF DISCHARGE [J].
ANDERSON, HM ;
MERSON, JA ;
LIGHT, RW .
IEEE TRANSACTIONS ON PLASMA SCIENCE, 1986, 14 (02) :156-164
[3]  
Andricacos P. C., 1999, Electrochemical Society Interface, V8, P32
[4]   Damascene copper electroplating for chip interconnections [J].
Andricacos, PC ;
Uzoh, C ;
Dukovic, JO ;
Horkans, J ;
Deligianni, H .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1998, 42 (05) :567-574
[5]   Anisotropic silicon trenches 300-500 μm deep employing time multiplexed deep etching (TMDE) [J].
Ayón, AA ;
Zhang, X ;
Khanna, R .
SENSORS AND ACTUATORS A-PHYSICAL, 2001, 91 (03) :381-385
[6]   Simulation of the influence of via sidewall tapering on step coverage of sputter-deposited barrier layers [J].
Bär, E ;
Lorenz, J ;
Ryssel, H .
MICROELECTRONIC ENGINEERING, 2002, 64 (1-4) :321-328
[7]  
BHARDWAJ J, 1997, ANN M EL SOC MONTR Q
[8]   Balancing the etching and passivation in time-multiplexed deep dry etching of silicon [J].
Blaw, MA ;
Zijlstra, T ;
van der Drift, E .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (06) :2930-2934
[9]   Control of sidewall slope in silicon vias using SF6/O2 plasma etching in a conventional reactive ion etching tool [J].
Figueroa, RF ;
Spiesshoefer, S ;
Burkett, SL ;
Schaper, L .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2005, 23 (05) :2226-2231
[10]   THE BLACK SILICON METHOD .2. THE EFFECT OF MASK MATERIAL AND LOADING ON THE REACTIVE ION ETCHING OF DEEP SILICON TRENCHES [J].
JANSEN, H ;
DEBOER, M ;
BURGER, J ;
LEGTENBERG, R ;
ELWENSPOEK, M .
MICROELECTRONIC ENGINEERING, 1995, 27 (1-4) :475-480