A Hardware Architecture for Image Clustering Using Spiking Neural Networks

被引:3
|
作者
Aurelio Nuno-Maganda, Marco [1 ]
Arias-Estrada, Miguel [2 ]
Torres-Huitzil, Cesar [3 ]
Hugo Aviles-Arriaga, Hector [1 ]
Hernandez-Mier, Yahir [1 ]
Morales-Sandoval, Miguel [1 ]
机构
[1] UPV, Av Nuevas Tecnol,5902 Parque Cient & Tecnol Tamau, Ciudad Victoria, Tamaulipas, Mexico
[2] INAOE, Puebla, Mexico
[3] CINVESTAV, TECNOTAM, Tamaulipas, Mexico
来源
2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI) | 2012年
关键词
Spiking Neural Networks; FPGAs; Hardware Architecture; Image Clustering; REINFORCEMENT; NEURONS;
D O I
10.1109/ISVLSI.2012.46
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Spiking Neural Networks (SNNs) have become an important research theme due to new discoveries and advances in neurophysiology, which states that information among neurons is interchanged via pulses or spikes. FPGAs are widely used for implementing high performance digital hardware systems, due to its flexibility and because they are suitable for the implementation of systems with high degree of parallelism. FPGAs have become an important tool because fine grain digital elements useful for efficient hardware implementation of SNNs are provided, making FPGA device suitable for implementing SNNs. SNNs are less hardware greedy, and the nature of the pulsed processing is well suited to the digital processing blocks of the FPGA devices. Several computer vision applications have been implemented using SNNs. One of the most critical tasks in computer vision is image clustering. In this paper, a hardware architecture for implementing image clustering using SNNs is reported. Results and performance statistics are provided.
引用
收藏
页码:261 / 266
页数:6
相关论文
共 50 条
  • [1] An Efficient Hardware Architecture for Multilayer Spiking Neural Networks
    Luo, Yuling
    Wan, Lei
    Liu, Junxiu
    Zhang, Jinlei
    Cao, Yi
    NEURAL INFORMATION PROCESSING (ICONIP 2017), PT VI, 2017, 10639 : 786 - 795
  • [2] Information coding and hardware architecture of spiking neural networks
    Abderrahmane, Nassim
    Miramond, Benoit
    2019 22ND EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2019, : 291 - 298
  • [3] A POPULATION CODING HARDWARE ARCHITECTURE FOR SPIKING NEURAL NETWORKS APPLICATIONS
    Nuno-Maganda, Marco
    Arias-Estrada, Miguel
    Torres Huitzil, Cesar
    Girau, Bernard
    2009 5TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2009, : 83 - +
  • [4] Low Cost Interconnected Architecture for the Hardware Spiking Neural Networks
    Luo, Yuling
    Wan, Lei
    Liu, Junxiu
    Harkin, Jim
    McDaid, Liam
    Cao, Yi
    Ding, Xuemei
    FRONTIERS IN NEUROSCIENCE, 2018, 12
  • [5] Layered tile architecture for efficient hardware spiking neural networks
    Wan, Lei
    Liu, Junxiu
    Harkin, Jim
    McDaid, Liam
    Luo, Yuling
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 53 : 21 - 32
  • [6] Hardware-aware Model Architecture for Ternary Spiking Neural Networks
    Wu, Nai-Chun
    Chen, Tsu-Hsiang
    Huang, Chih-Tsun
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [7] A Scalable Hardware Architecture for Multi-Layer Spiking Neural Networks
    Ying, Zhaozhong
    Luo, Chong
    Zhu, Xiaolei
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 839 - 842
  • [8] A generalized hardware architecture for real-time spiking neural networks
    Valencia, Daniel
    Alimohammad, Amir
    NEURAL COMPUTING & APPLICATIONS, 2023, 35 (24): : 17821 - 17835
  • [9] A generalized hardware architecture for real-time spiking neural networks
    Daniel Valencia
    Amir Alimohammad
    Neural Computing and Applications, 2023, 35 : 17821 - 17835
  • [10] An efficient scalable parallel hardware architecture for multilayer spiking neural networks
    Nuno-Maganda, Marco Aurelio
    Arias-Estrada, Miguel
    Torres-Huitzil, Cesar
    2007 3RD SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2007, : 167 - +