A Wideband CMOS Noise-Canceling Low-Noise Amplifier With High Linearity
被引:38
作者:
Chung, Taeyoung
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South KoreaPohang Univ Sci & Technol POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South Korea
Chung, Taeyoung
[1
]
Lee, Hankyu
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang 790784, Gyeongbuk, South KoreaPohang Univ Sci & Technol POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South Korea
Lee, Hankyu
[2
]
Jeong, Daechul
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang 790784, Gyeongbuk, South KoreaPohang Univ Sci & Technol POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South Korea
Jeong, Daechul
[2
]
Yoon, Jehyung
论文数: 0引用数: 0
h-index: 0
机构:
Samsung Elect, Symtem LSI, Yongin, Gyunggi, South KoreaPohang Univ Sci & Technol POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South Korea
Yoon, Jehyung
[3
]
Kim, Bumman
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South Korea
Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang 790784, Gyeongbuk, South KoreaPohang Univ Sci & Technol POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South Korea
Kim, Bumman
[1
,2
]
机构:
[1] Pohang Univ Sci & Technol POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South Korea
[2] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang 790784, Gyeongbuk, South Korea
[3] Samsung Elect, Symtem LSI, Yongin, Gyunggi, South Korea
This letter presents a wideband noise-canceling LNA focusing on canceling IMD2 and IMD3. By using a complementary CMOS parallel push-pull structure, the IMD2 is cancelled. The modified noise-canceling circuit properly suppresses the IMD3. Although the optimum canceling points for the noise and distortions are different, the noise figure is not degraded by the choice. The LNA implemented in a 65 nm CMOS process delivers an IIP2 of 25 dBm, an IIP3 of 5.5 dBm with a power gain of 13 dB and an noise figure of 2.1-3.5 dB in a frequency range from 0.1 to 1.6 GHz. The power consumption is 20.8 mW at 1.2 V and the chip area is only 0.014 mm(2).