Analytical delay models for VLSI interconnects under ramp input

被引:0
|
作者
Kahng, AB
Masuko, K
Muddu, S
机构
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Elmore delay has been widely used as an analytical estimate of interconnect delays in the performance-driven synthesis and layout of VLSI routing topologies. However, for typical RLC interconnections with ramp input, Elmore delay can deviate by up to 100% or more from SPICE-computed delay since it is independent of rise time of the input ramp signal. We develop new analytical delay models based on the first and second moments of the interconnect transfer function when the input is a ramp signal with finite rise time. Delay estimates using our first moment based analytical models are within 4% of SPICE-computed delay, and models based on both first and second moments are within 2.3% of SPICE, across a wide range of interconnect parameter values. Evaluation of our analytical models is several orders of magnitude faster than simulation using SPICE. We also describe extensions of our approach for estimation of source-sink delays in arbitrary interconnect trees.
引用
收藏
页码:30 / 36
页数:7
相关论文
共 50 条
  • [21] Highly-accurate propagation delay analytical model of an RC-circuit with a ramp input
    Mita, Rosario
    Palumbo, Gaetano
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 667 - 670
  • [22] An analytical model for delay and crosstalk estimation in interconnects under general switching conditions
    Becer, M
    Hajj, IN
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 831 - 834
  • [23] MINIMIZATION OF DELAY AND CROSSTALK IN HIGH-SPEED VLSI INTERCONNECTS
    ZHANG, QJ
    LUM, S
    NAKHLA, MS
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1992, 40 (07) : 1555 - 1563
  • [24] An Efficient Delay Estimation Model for High Speed VLSI Interconnects
    Kavicharan, M.
    Murthy, N. S.
    Rao, N. Bheema
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 1358 - 1362
  • [25] Bus-Encoding Schemes for Minimizing Delay in VLSI Interconnects
    Sainarayanan, K. S.
    Raghunandan, C.
    Srinivas, M. B.
    SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 184 - 189
  • [26] Approximate analytical modeling of silicon internal inductance of VLSI interconnects
    Ymeri, H
    Nauwelaersa, B
    Maex, K
    De Roest, D
    Stucchi, M
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2002, 32 (02): : 79 - 81
  • [27] Low complexity equivalent circuit models for VLSI interconnects
    Telescu, M.
    Tanguy, N.
    Brehonnet, P.
    Vilbe, P.
    Calvez, L. C.
    10TH IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2006, : 271 - +
  • [28] Propagation delay of an RC-chain with a ramp input
    Mita, Rosario
    Palumbo, Gaetano
    Poli, Massimo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (01): : 66 - 70
  • [29] Modeling strategies of the input admittance of RC interconnects for VLSI CAD tools
    Alioto, Massimo
    MICROELECTRONICS JOURNAL, 2011, 42 (01) : 63 - 73
  • [30] Delay fault models for VLSI circuits
    Pomeranz, I
    Reddy, SM
    INTEGRATION-THE VLSI JOURNAL, 1998, 26 (1-2) : 21 - 40