Analytical delay models for VLSI interconnects under ramp input

被引:0
|
作者
Kahng, AB
Masuko, K
Muddu, S
机构
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Elmore delay has been widely used as an analytical estimate of interconnect delays in the performance-driven synthesis and layout of VLSI routing topologies. However, for typical RLC interconnections with ramp input, Elmore delay can deviate by up to 100% or more from SPICE-computed delay since it is independent of rise time of the input ramp signal. We develop new analytical delay models based on the first and second moments of the interconnect transfer function when the input is a ramp signal with finite rise time. Delay estimates using our first moment based analytical models are within 4% of SPICE-computed delay, and models based on both first and second moments are within 2.3% of SPICE, across a wide range of interconnect parameter values. Evaluation of our analytical models is several orders of magnitude faster than simulation using SPICE. We also describe extensions of our approach for estimation of source-sink delays in arbitrary interconnect trees.
引用
收藏
页码:30 / 36
页数:7
相关论文
共 50 条
  • [1] Analytical delay models for RLC interconnects under ramp input
    Dept. of Electronic Eng., Shanghai Jiaotong Univ., Shanghai 200240, China
    Shanghai Jiaotong Daxue Xuebao, 2006, 3 (373-376):
  • [2] EFFICIENT DELAY AND CROSSTALK ESTIMATION MODELS FOR CURRENT-MODE HIGH SPEED INTERCONNECTS UNDER RAMP INPUT
    Kavicharan, M.
    Murthy, N. S.
    Rao, N. Bheema
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (06)
  • [3] An Analytical Crosstalk and Delay Model for VLSI RLC Coupled Interconnects
    Maheshwari, V.
    Khare, K.
    Jha, S. K.
    Kar, R.
    Manda, D., I
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1568 - 1572
  • [4] Analytical ramp delay model for distributed on-chip RLC interconnects
    Coulibaly, LM
    Kadim, HJ
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 457 - 460
  • [5] IMPROVED ANALYTICAL DELAY MODELS FOR COUPLED INTERCONNECTS
    Shi, Feng
    Wu, Xuebin
    Yan, Zhiyuan
    2011 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2011, : 134 - 139
  • [6] Improved analytical delay models for coupled interconnects
    Department of ECE, Lehigh University, Bethlehem, PA 18015, United States
    IEEE Workshop Signal Process. Syst., SiPS, Proc., 2011, (134-139):
  • [7] Sensitivity analysis of ramp response of VLSI interconnects
    Ligocka, Agnieszka
    Bandurski, Wojciech
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 537 - 540
  • [8] Analytical crosstalk noise and its induced-delay estimation for distributed RLC interconnects under ramp excitation
    Coulibaly, LM
    Kadim, HJ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1254 - 1257
  • [9] analytical crosstalk noise and its induced-delay estimation for distributed RLC interconnects under ramp excitation
    Coulibaly, L. M. (enrlcoul@livjm.ac.uk), Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE (Institute of Electrical and Electronics Engineers Inc.):
  • [10] An efficient delay metric on RC interconnects under saturated ramp inputs
    Kim, Ki-Young
    Kim, Seung-Yong
    Kim, Seok-Yoon
    COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2006, PT 4, 2006, 3983 : 612 - 621