共 38 条
[2]
[Anonymous], 2010, IEEE Std 1044-2009 (Revision of IEEE Std 1044-1993), P1, DOI [DOI 10.1109/IEEESTD.2010.5399061, 10.1109/IEEESTD.2010.5399061, DOI 10.1109/IEEESTD.2010.5553440, DOI 10.1109/IEEESTD.2010.5439063]
[3]
[Anonymous], 2014, FMC204 US MAN
[4]
[Anonymous], 2013, 16 BIT 200 MSPS 250
[5]
[Anonymous], 2014, INT J COMPUT APPL
[6]
[Anonymous], 2011, LOGICORE IP AXI DMA
[7]
A High-Throughput FPGA Architecture for Joint Source and Channel Decoding
[J].
IEEE ACCESS,
2017, 5
:2921-2944
[8]
Brown S., 1992, KLUWER INT SERIES EN, P12
[10]
Canet MJ, 2004, 2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, P227