FPGA-Based Architecture for Medium Access Techniques in Broadband PLC

被引:9
作者
Poudereux, Pablo [1 ]
Hernandez, Alvaro [1 ]
Cruz-Roldan, Fernando [2 ]
Mateos, Raul [1 ]
机构
[1] Univ Alcala, Dept Elect, E-28805 Alcala De Henares, Spain
[2] Univ Alcala, Signal Theory & Commun Dept, E-28805 Alcala De Henares, Spain
来源
IEEE ACCESS | 2018年 / 6卷
关键词
Field-programmable gate arrays; multi-carrier communication (MCM); filter-bank multicarrier (FBMC) systems; broadband power-line communications; discrete cosine transform (DCT); MULTICARRIER TRANSCEIVERS; OFDM; SYNCHRONIZATION; DESIGN;
D O I
10.1109/ACCESS.2018.2808371
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, two real-time architectures of medium access techniques useful for future generation of wireline and wireless communication systems are presented. One architecture is based on discrete cosine transform (DCT), while the second approach implements a filter-bank multi-carrier (FBMC) system. A comparative analysis, in terms of resource consumption, performance, and precision, is shown. The comparison considers a floating-point model, a fixed-point model, and experimental tests. These models make it possible to evaluate the effect of the fixed-point precision in the implementation and, in turn, to verify the correctness of the developed architecture. The simulation models and the experimental tests have been carried out in different practical environments in order to achieve a further analysis. The two proposed architectures have been implemented on a field-programmable gate array (FPGA) device. Furthermore, the architectures have been included as advanced peripherals in a system-on-chip, which also integrates a soft microprocessor to monitor the whole system and manage the data transfers. As a communication scenario, the proposed architectures have been particularized to operate in real time while meeting all timing requirements de fined by a broadband power line communications standard. For that case, the system has achieved a desired transmission rate of 62.5 Ms/s at the converters, providing mean squared errors, at the output for an ideal channel, below 3 .10(-5) for both the DCT and FBMC approaches, whereas each transmitter/receiver requires around 50% of the DSP cells available in the Xilinx XC6VLX240T FPGA, the most demanded resource in the device.
引用
收藏
页码:9534 / 9542
页数:9
相关论文
共 38 条
[1]   Optimum DCT-based multicarrier transceivers for frequency-selective channels [J].
Al-Dhahir, Naofal ;
Minn, Hlaing ;
Satish, Shilpa .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2006, 54 (05) :911-921
[2]  
[Anonymous], 2010, IEEE Std 1044-2009 (Revision of IEEE Std 1044-1993), P1, DOI [DOI 10.1109/IEEESTD.2010.5399061, 10.1109/IEEESTD.2010.5399061, DOI 10.1109/IEEESTD.2010.5553440, DOI 10.1109/IEEESTD.2010.5439063]
[3]  
[Anonymous], 2014, FMC204 US MAN
[4]  
[Anonymous], 2013, 16 BIT 200 MSPS 250
[5]  
[Anonymous], 2014, INT J COMPUT APPL
[6]  
[Anonymous], 2011, LOGICORE IP AXI DMA
[7]   A High-Throughput FPGA Architecture for Joint Source and Channel Decoding [J].
Brejza, Matthew F. ;
Maunder, Robert G. ;
Al-Hashimi, Bashir M. ;
Hanzo, Lajos .
IEEE ACCESS, 2017, 5 :2921-2944
[8]  
Brown S., 1992, KLUWER INT SERIES EN, P12
[9]   Model-Based Design for Software Defined Radio on an FPGA [J].
Cai, Xin ;
Zhou, Mingda ;
Huang, Xinming .
IEEE ACCESS, 2017, 5 :8276-8283
[10]  
Canet MJ, 2004, 2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, P227