A High-Density 45 nm SRAM Using Small-Signal Non-Strobed Regenerative Sensing

被引:16
作者
Verma, Naveen [1 ]
Chandrakasan, Anantha P. [1 ]
机构
[1] MIT, Microsyst Technol Labs, Cambridge, MA 02139 USA
关键词
Auto-zeroing; device variation; offset compensation; sense-amplifier; SRAM; CELL;
D O I
10.1109/JSSC.2008.2006428
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-density SRAMs utilize aggressively small bit-cells, which are subject to extreme variability, degrading their read SNM and read-current. Additionally, array performance is also limited by sense-amplifier offset and strobe-timing uncertainty. This paper, presents a sense-amplifier that targets all of these performance degradations: specifically, simple offset compensation reduces sensitivity to variation while imposing minimal loading on high-speed nodes; stable internal voltage references serve as an internal means to self-trigger regeneration to avoid tracking mismatch in an external strobe-path; precise small-signal detection withstands small read-currents so that other bit-cell parameters can he optimized; and single-ended sensing provides compatibility to asymmetric bit-cells, which can have improved operating margins. The design is integrated with a 64-kb high-density array composed of 0.25 mu m(2) 6T bit-cells. A prototype, in low-power 45 nm CMOS, compares its performance with a conventional sense-amplifier, demonstrating an improvement of 4X in access-time sigma and 34% in overall worst case access time.
引用
收藏
页码:163 / 173
页数:11
相关论文
共 14 条
  • [11] A read-static-noise-margin-free SRAM cell for low-VDD and high-speed applications
    Takeda, K
    Hagihara, Y
    Aimoto, Y
    Nomura, M
    Nakazawa, Y
    Ishii, T
    Kobatake, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) : 113 - 121
  • [12] TZARTZANIS N, 2004, IEEE ISSCC FEB, P506
  • [13] A 100-MHZ PIPELINED CMOS COMPARATOR
    WU, JT
    WOOLEY, BA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) : 1379 - 1385
  • [14] The scaling of data sensing schemes for high speed cache design in sub-0.18μm technologies
    Zhang, K
    Hose, K
    De, V
    Senyk, B
    [J]. 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 226 - 227