A High-Density 45 nm SRAM Using Small-Signal Non-Strobed Regenerative Sensing

被引:16
作者
Verma, Naveen [1 ]
Chandrakasan, Anantha P. [1 ]
机构
[1] MIT, Microsyst Technol Labs, Cambridge, MA 02139 USA
关键词
Auto-zeroing; device variation; offset compensation; sense-amplifier; SRAM; CELL;
D O I
10.1109/JSSC.2008.2006428
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-density SRAMs utilize aggressively small bit-cells, which are subject to extreme variability, degrading their read SNM and read-current. Additionally, array performance is also limited by sense-amplifier offset and strobe-timing uncertainty. This paper, presents a sense-amplifier that targets all of these performance degradations: specifically, simple offset compensation reduces sensitivity to variation while imposing minimal loading on high-speed nodes; stable internal voltage references serve as an internal means to self-trigger regeneration to avoid tracking mismatch in an external strobe-path; precise small-signal detection withstands small read-currents so that other bit-cell parameters can he optimized; and single-ended sensing provides compatibility to asymmetric bit-cells, which can have improved operating margins. The design is integrated with a 64-kb high-density array composed of 0.25 mu m(2) 6T bit-cells. A prototype, in low-power 45 nm CMOS, compares its performance with a conventional sense-amplifier, demonstrating an improvement of 4X in access-time sigma and 34% in overall worst case access time.
引用
收藏
页码:163 / 173
页数:11
相关论文
共 14 条
[1]  
[Anonymous], ISSCC
[2]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[3]  
Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
[4]   A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS [J].
Chang, Leland ;
Nakamura, Yutaka ;
Montoye, Robert K. ;
Sawada, Jim ;
Martin, Andrew K. ;
Kinoshita, Kiyofumi .
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, :252-253
[5]   Circuit techniques for reducing the effects of op-amp imperfections: Autozeroing, correlated double sampling, and chopper stabilization [J].
Enz, CC ;
Temes, GC .
PROCEEDINGS OF THE IEEE, 1996, 84 (11) :1584-1614
[6]   6.6+GHz low Vmin, read and half select disturb-free 1.2 mb SRAM [J].
Joshi, R. ;
Houle, R. ;
Batson, K. ;
Rodko, D. ;
Patel, P. ;
Huott, W. ;
Franch, R. ;
Chan, Y. ;
Plass, D. ;
Wilson, S. ;
Wang, P. .
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, :250-251
[7]   An area-conscious low-voltage-oriented 8T-SRAM design under DVS environment [J].
Morita, Yasuhiro ;
Fujiwara, Hidehiro ;
Noguchi, Hiroki ;
Iguchi, Yusuke ;
Nii, Koji ;
Kawaguchi, Hiroshi ;
Yoshimoto, Masahiko .
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, :256-257
[8]  
Osada K., 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P168, DOI 10.1109/ISSCC.2001.912589
[9]   STATIC-NOISE MARGIN ANALYSIS OF MOS SRAM CELLS [J].
SEEVINCK, E ;
LIST, FJ ;
LOHSTROH, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) :748-754
[10]  
Sohn K, 2005, 2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, P232