共 14 条
[1]
[Anonymous], ISSCC
[3]
Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
[4]
A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS
[J].
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2007,
:252-253
[6]
6.6+GHz low Vmin, read and half select disturb-free 1.2 mb SRAM
[J].
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2007,
:250-251
[7]
An area-conscious low-voltage-oriented 8T-SRAM design under DVS environment
[J].
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2007,
:256-257
[8]
Osada K., 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P168, DOI 10.1109/ISSCC.2001.912589
[10]
Sohn K, 2005, 2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, P232